Hostess<sup>™</sup> Series Hostess<sup>™</sup> 550 Series Programming Guide First Edition, September 6, 1994 Copyright © 1994. Comtrol Corporation. All Rights Reserved. Comtrol Corporation makes no representations or warranties with regard to the contents of this guide or to the suitability of the Comtrol Hostess or Hostess 550 controllers for any particular purpose. #### **Trademarks** The Comtrol logo and the Hostess or Hostess 550 series are trademarks of Comtrol Corporation. Comtrol is a registered trademark of Comtrol Corporation. Product names mentioned herein may be trademarks and/or registered trademarks of their respective companies. Document Number: 6231 # **Before You Begin** #### Scope This *Programming Guide* discusses configuration and programming issues for the following Comtrol controllers: - Hostess 2-port - Hostess 550 2-port - Hostess 4-port with a 100-pin connector or the RJ45 connector - Hostess 550 4-port with a 100-pin connector or the RJ45 connector - Hostess 8-port with a 100-pin connector or the RJ11 connector - Hostess 550 8-port with a 100-pin connector or the RJ11 connector - Hostess 16-port Typically, you receive this *Programming Guide* if you did not order a Comtrol device driver with the controller. If you plan on using a Hostess or Hostess 550 2-port controller in COM mode, use the documentation that came with the controller to configure and install the controller. If you ordered a Comtrol device driver, use the documentation that came with the device driver to configure and install the controller. #### Purpose This *Programming Guide* explains configuration, controller installation, and programming issues for Hostess series and Hostess 550 series controllers. #### Audience The primary audience for this *Programming Guide* includes people who plan to program using the Hostess or Hostess 550 series. This *Programming Guide* assumes that you are somewhat familiar with installing equipment in your computer. The secondary audience includes people who require additional information about the Hostess or Hostess 550 series. ## **Prerequisites** The following are required to install Hostess series or Hostess 550 series controllers: - An applicable Comtrol controller (see the Scope discussion) - Optionally, an interface box (depending upon the controller model you purchased) - Cabling for peripheral devices For information about configuring and installing the interface box, see the *Interface Reference Card* that came with the interface box. #### **Organization** This manual is organized in the following sections: #### Section 1. Installation Overview Discusses general configuration and installation issues. #### Section 2. Configuring 2-Port Controllers Provides you with specific configuration and installation information about 2-port controllers. #### Section 3. Configuring 4-Port and 8-Port Controllers Provides you with specific configuration and installation information about 4-port and 8-port controllers. #### Section 4. Configuring 16-Port Controllers Provides you with specific configuration and installation information about 16-port controllers. #### Section 5. Technical Overview Provides you with specific information about accessible registers for each controller type. #### Appendix A.Troubleshooting and Technical Support Provides you with troubleshooting and technical support information for your controller. #### **Appendix B.Warranty** Discusses the warranty for Hostess series and Hostess 550 series controllers. #### **Bibliography** Data Transmission Circuits Line Drivers, Receivers, Transceivers, UARTs. Texas Instruments: U.S.A., 1993. # **Table of Contents** | Befo | ore You Begin | | |---------------|-------------------------------------------------------|-------------| | Scop | e | ii. | | Purp | oose | iii | | Audi | ence | iii | | Prer | equisites | iv | | Orga<br>D:L1: | inization | . iv | | | ography | iv | | | le of Contents | | | rigu | res | vi: | | Tabl | charts | vi: | | Cabl | es | VI: | | | ion 1. Installation Overview | | | 1.1. | Introduction | <b>L-</b> 1 | | 1.2. | Introduction to Base I/O Port Addresses | <u>l-1</u> | | 1.3. | How to Determine an Individual Port's Address | L-4 | | 1.4. | Introduction to Hardware Interrupts | L-5 | | 1.5. | Daisy-Unaining 4-, 8-, and 16-Port Controllers | L-7 | | Sect | ion 2. Configuring and Installing 2-Port Controllers | | | 2.1. | Installation Overview | 2-1 | | 2.2. | Setting the MODE SELECT and ADDRESS Switches | 2-2 | | 2.3. | Setting the Interrupt | 2-4 | | 2.4. | Installing the Controller | 2-5 | | Sect | ion 3. Configuring and Installing 4-Port and 8-Port | | | | Controllers | | | 3.1. | Installation Overview | 1_1 | | 3.2. | Setting the ADDRESS or SW1 Switch | 1-2 | | 3.3. | Setting the Interrupt | -6 | | 3.4. | Setting the Interrupt | 10 | | Sect | ion 4. Configuring and Installing 16-Port Controllers | | | 4.1. | Installation Overview4 | -1 | | 4.2. | Setting the S1 Switch4 | -1 | | 4.3. | Setting the Interrupt 4 | -3 | | 4.4. | Installing the Controller4 | -4 | | Secti | ion 5. Technical Overview | | | 5.1. | Introduction | -1 | | <b>5.2</b> . | ACE Overview5 | -1 | | 5.3. | Principles of Operation of the 16450 UART | -3 | | | 5.3.1. Accessible Register Overview | -3 | | | 5.3.2. Receiver Buffer Register (RBR) | -6 | | | 5.3.3. Transmitter Holding Register (THR) 5 | -6 | | | | | Table of Contents # **Table of Contents** | | ore fou Begin | | |--------------|-------------------------------------------------------|-------------| | Scop | oe | ii | | Purp | oose | ii | | Aud | ience | iii | | Prer | equisites | . ix | | Urga | inization | ix | | Bibli | iography | ix | | | le of Contents | | | | res | | | Flow | charts | . VI | | Tabl | es | . VI | | Sect | ion 1. Installation Overview | . VI | | 1.1. | Introduction | 1 1 | | 1.2. | Introduction to Base I/O Port Addresses | 1-1 | | 1.3. | How to Determine an Individual Port's Address | 1-1 | | 1.4. | Introduction to Hardware Interrupts | 1-4 | | 1.5. | Daisy-Chaining 4-, 8-, and 16-Port Controllers | T-0 | | | | 1-7 | | | ion 2. Configuring and Installing 2-Port Controllers | | | 2.1. | Installation Overview | 2-1 | | 2.2. | Setting the MODE SELECT and ADDRESS Switches | 2-2 | | 2.3. | Setting the Interrupt | 2-4 | | 2.4. | Installing the Controller | 2-5 | | Sect | ion 3. Configuring and Installing 4-Port and 8-Port | | | | Controllers | | | 3.1. | Installation Overview | 2_1 | | 3.2. | Setting the ADDRESS or SW1 Switch | 3.9 | | 3.3. | Setting the Interrupt | 3-6 | | 3.4. | Installing the Controller | 10 | | | ion 4. Configuring and Installing 16-Port Controllers | -10 | | 4.1. | Installation Overview | 11 | | 4.2. | Setting the S1 Switch | 1 1 | | 4.3. | Setting the Interrupt | 4-1 | | 4.4. | Installing the Controller | 4-0 | | | ion 5. Technical Overview | 4-4 | | 5.1. | | | | 5.1.<br>5.2. | Introduction | 5-j | | | ACE Overview | 5- <u>1</u> | | 5.3. | Principles of Operation of the 16450 UART | <b>5-</b> 3 | | | 5.3.1. Accessible Register Overview | 5-3 | | | 5.3.2. Receiver Buffer Register (RBR) | 5-6 | | | 5.3.3. Transmitter Holding Register (THR) | 5-6 | Table of Contents | | 5.3.4. | Interrupt Enable Register (IER) | 5-6 | |------|-------------------------|---------------------------------------------------------------|--------------| | | 5.3.5. | Interrupt Identification Register (IIR) | 5-7 | | | 5.3.6. | Line Control Register (LCR) | 5-8 | | | 5.3.7. | Modem Control Register (MCR) | 5-10 | | | 5.3.8. | Line Status Register (LSR). | 5-11 | | | 5.3.9. | Modem Status Register (MSR) | 5-13 | | | 5.3.10. | Scratch Register (SCR) | 5-14 | | | 5.3.11. | Programmable Baud Generator | 5-14 | | 5.4. | | als of Operation of the 16550 UART | 5-15 | | 0.1. | 5.4.1. | Accessible Register Overview | 5-15 | | | 5.4.2. | Receiver Buffer Register (RBR) | 5-19 | | | 5.4.3. | Transmitter Holding Register (THR) | 5-19 | | | 5.4.4. | Interrupt Enable Register (IER) | 5-19 | | | 5.4.5. | FIFO Control Register (FCR) | 5 10 | | | 5.4.6. | Interrupt Identification Register (IIR) | 5 10 | | | 5.4.7. | Line Control Register (LCR) | 5-29 | | | 5.4.8. | Modem Control Register (MCR) | 5-22 | | | 5.4.9. | Line Status Register (LSR) | 5 24 | | | 5.4.10. | Modem Status Register (MSR) | 5 96 | | | 5.4.11. | Scratch Register (SCR) | 5-20 | | | 5.4.11.<br>5.4.12. | Programmable Baud Generator | 5 97 | | | 5.4.13. | FIFO Interrupt-Mode Operation | 5 00 | | | 5 4 14 | FIFO Polled-Mode Operation | 5 20 | | 5.5. | Principl | FIFO Polled-Mode Operationles of Operation of the 16552 DUART | 5 91 | | 0.0. | 5.5.1. | Detailed Description of Internal Registers | 5 20 | | | 5.5.2. | Line Control Register (LCR) | 5 96 | | | 5.5.3. | Line Status Register (LSR) | 5 27 | | | 5.5.4. | FIFO Control Register (FCR) | 5 20 | | | 5.5.5. | Modem Control Register (MCR) | 5 40 | | | 5.5.6. | Modem Status Register (MSR) | 5-40 | | | 5.5.7. | Divisor I otobos | 0-42 | | | 5.5.7.<br>5.5.8. | Divisor Latches | 0-40 | | | 5.5.9. | Interment Identification Pagister (IID) | 0-44 | | | 5.5.10. | Interrupt Identification Register (IIR) | 5-44 | | | 5.5.10. | Receiver | 0-40<br>5 46 | | | 5.5.12. | Master Reset | 0-40 | | | 5.5.13. | Programming | 5 47 | | | 5.5.14. | Programming | 5 40 | | | | | <b>0-4</b> 0 | | | endix A. | Troubleshooting and Support | | | A.1. | Troubles | shooting | . A-1 | | A.2. | | a Support Call | . A-2 | | Appe | endix B. | Warranty | | | B.1. | Limited | Warranty | . B-1 | | B.2. | Hardwa | re | . B-1 | | B.3. | Softwar | e | . B-2 | | B.4. | Return 1 | Procedure | B-2 | | B.5. | . Limited Liability B-3 | | | | B.6. | Technica | al Support | B-4 | | Inde | | | | | | _ | | | # List of Figures, Flowcharts, and Tables | Figures | 5 | |------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Figure 1- | 1. Daisy-Chaining Three Hostess or Hostess 550 Controllers (4- or 8-Port) | | Figure 1-2 | 2. Daisy-Chaining Three Hostess or Hostess 550 Controllers (16-Port) | | Figure 2-1<br>Figure 2-2 | . MODE SELECT Switch Settings 2-2 | | Figure 3-1 | Calculating 4- or 8-Port I/O Addresses | | Figure 4-1<br>Figure 4-2 | . Calculating Additional I/O Addresses | | Figure 5-1<br>Figure 5-2 | 1-3/ | | Flowch | arts | | Flowchart | 2-1. Installing 2-Port Controllers 2-1 3-1. Installing 4- or 8-Port Controllers 3-1 4-1. Installing Hostess 550 16-Port Controllers 4-1 | | Tables | | | Table 1-1. Table 1-2. Table 1-3. Table 1-4. Table 1-5. Table 1-6. Table 1-7. | Default Base I/O Addresses | | Table 1-8. | Bit Assignments for the Poll Register | | Table 2-1.<br>Table 2-2. | Hostess Mode Base I/O Addresses | |--------------------------|------------------------------------------------| | | · · · · · · | | Table 3-1. | Base I/O Addresses (4- and 8-Port)3-2 | | Table 3-2. | RJ45 Base I/O Addresses (4-Port Only)3-3 | | Table 3-3. | RJ11 Base I/O Addresses (8-Port Only)3-4 | | Table 3-4. | IRQ Settings (4- and 8-Port)3-6 | | Table 3-5. | RJ45 IRQ Settings (4-Port Only) | | Table 3-6. | RJ11 IRQ Settings (8-Port Only) | | Table 4-1. | Common Base I/O Addresses 4-2 | | Table 4-2. | IRQ Settings 4-3 | | Table 5-1. | Controller and ACE Types5-1 | | Table 5-2. | Register Summary for the 16450 UART5-4 | | Table 5-3. | Interrupt Control Functions5-7 | | Table 5-4. | Register Summary - 16550 Programmable UART5-16 | | Table 5-5. | Interrupt Control Functions5-20 | | Table 5-6. | Serial Channel Internal Registers 5-32 | | Table 5-7. | Register Summary for the 16552 | | | Programmable DUART | | Table 5-8. | Line Status Register Descriptions5-37 | | Table 5-9. | Line Status Register Bits5-39 | | Table 5-10. | Modem Status Register Bits5-43 | | Table 5-11. | Interrupt Identification Register5-44 | | | System I/O Addresses | | Table A-2. | Support Call Information | ## Section 1. Installation Overview #### 1.1. Introduction This section provides you with an overview of technical information about Hostess series or Hostess 550 series controllers that may affect how you configure the controller. This information includes: - Selecting I/O base addresses. - Setting the hardware interrupt and using the mask and poll registers. - Daisy-chaining controllers together to share interrupts. If you know what I/O address and interrupt (IRQ) you want to use, go to one of the following subsections to configure your controller: - Section 2 for 2-port controllers - Section 3 for 4-port or 8-port controllers - Section 4 for 16-port controllers #### 1.2. Introduction to Base I/O Port Addresses Choosing an I/O port base address varies for each particular application. Your operating system may require a specific base I/O address or it may allow you to select your own base I/O address. Table 1-1 shows the default base I/O addresses for the Hostess or Hostess 550 series and the name of the switch on the controller. Table 1-1. Default BaseI/O Addresses | Controller<br>Type | Address in<br>Hexadecimal | Switch<br>Identification | | |--------------------|---------------------------|-----------------------------------------------|--| | 2-Port 0280 | | ADDRESS | | | 4-Port | 02E0 | ADDRESS* or SW1<br>(RJ45 model) | | | 8-Port | 02C0 | ADDRESS* or<br>ADDRESS SELECT<br>(RJ11 model) | | | 16-Port 0500 | | S1 | | <sup>\*</sup> Older 4-port and 8-port models are labeled SW1. Base I/O addresses have the following characteristics: - The 2-port controllers use nine address bits that correspond to binary bit values. All other controllers use eight address bits that correspond to binary bit values. - They are four-digit hexadecimal (hex) values. - To determine the switch setting, you may need to translate the hex value into a binary value. **Note**: A bit which equals 0 means that the corresponding switch position is ON. A bit which equals 1 is OFF. The following list provides information that you may need to determine the base I/O address for the controller: • Each I/O port of the controller requires eight consecutive addresses (see Table 1-2). Table 1-2. Required I/O Address Block Sizes | Controller<br>Type | Consecutive<br>Address Block<br>Size | | |--------------------|--------------------------------------|--| | 2-Port | 16 | | | 4-Port | 32 | | | 8-Port | 64 | | | 16-Port | 128 | | Note: Refer to Table A-1 or an I/O address map in your computer's manual to determine which addresses are in use. - Each I/O address uses a four-digit hex value. For example, address 0280h contains: - The first digit of 0 - The second digit of 2 - The third digit of 8 - The fourth digit of 0 When you choose a base I/O address, the digit you choose must agree with the value parameters in Table 1-3. Table 1-3. Hexadecimal Value Parameters | Controller<br>Type | 1st Digit | 2nd Digit | 3rd Digit | 4th Digit | |--------------------|-------------|-------------|------------------------------|-----------| | 2-Port | 0 or 1 | 0 through F | 0 through F | 0 | | 4-Port | 0 or 1 | 0 through F | 0, 2, 4, 6, 8,<br>A, C, or E | 0 | | 8-Port | 0 or 1 | 0 through F | 0, 4, 8, or C | 0 | | 16-Port | 0 through 7 | 0 through F | 0 or 8 | 0 | Table 1-4 lists the equivalent hexadecimal and binary numbers. Table 1-4. Hexadecimal and Binary Equivalents | Hex | Binary | Hex | Binary | |-----|--------|-----|--------| | 0 | 0000 | 8 | 1000 | | 1 | 1 0001 | | 1001 | | 2 | 0010 | A | 1010 | | 3 | 0011 | В | 1011 | | 4 | 0100 | C | 1100 | | 5 | 0101 | D | 1101 | | 6 | 0110 | E | 1110 | | 7 | 0111 | F | 1111 | Each controller model uses special rules in calculating the base I/O address. Use the following sections for specific calculation methods for each controller: - Section 2 for 2-port controllers - Section 3 for 4-port and 8-port controllers - Section 4 for 16-port controllers #### 1.3. How to Determine an Individual Port's Address To find the I/O address of a particular port, you must determine the offset from the base address. To determine the base address of a specific port, add the offset to the base address. The required block size of consecutive addresses for each controller is listed in Table 1-2. Table 1-5. Hexadecimal Offsets | Port | Port Add base address plus hexadecimal offset | | | |------|-----------------------------------------------|---------------|--| | 1 | base address + 0h | 0–7 | | | 2 | base address + 8h | 8–F | | | 3 | base address + 10h | 10-17 | | | 4 | base address + 18h | 18–1F | | | 5 | base address + 20h | 20-27 | | | 6 | base address + 28h | 28-2F | | | 7 | base address + 30h | 30-37 | | | 8 | base address + 38h | 38–3F | | | 9 | base address + 40h | 40-47 | | | 10 | base address + 48h | 48–4F | | | 11 | base address + 50h | 50–57 | | | 12 | base address + 58h | 58-5F | | | 13 | base address + 60h | 60-67 | | | 14 | base address + 68h | 68–6F | | | 15 | base address + 70h | 70–77 | | | 16 | base address + 78h | 78–7 <b>F</b> | | #### For example, - The base address of port 1 is equal to the base address of the controller. - The base address of the second port is the base address plus 8h. - The base address of the ninth port is the base address plus 40h and so forth. If the base address was 280h, then: Port 1 + 0 = 280 Port 2 + 8 = 288 Port 9 + 40 = 2C0 ## 1.4. Introduction to Hardware Interrupts Hostess series and Hostess 550 series controllers support interrupt driven serial communications. Each I/O port on a controller uses a shared (or common) interrupt line to the CPU. You should determine which interrupt lines are already being used by your computer or other devices. Consult your computer's technical reference manual or other references concerning your peripherals. Once you know which interrupt line is free, you can use it for the controller. Each controller uses a single interrupt line except when you use the 2-port models in COM mode. COM mode supports different IRQs for each port. The following table lists the default IRQ setting and switch name for each controller type. | Controller<br>Type | Default IRQ | Switch Name | | |--------------------|-------------|-------------------------------------------|--| | 2-Port | 3 | INTERRUPT | | | 4-Port | 3 | INTERRUPT * or SW2<br>(RJ45 model) | | | 8-Port | 3 | INTERRUPT * or IRQ<br>SELECT (RJ11 model) | | | 16-Port | 3 | S2 | | Table 1-6. Default IRQ Settings Interrupts can be further controlled by using the mask and poll registers on the controller. The mask register is an 8-bit register that allows you to disable interrupts for each port individually or in any combination. Any port interrupt can be masked or disabled by writing a 0 to the corresponding bit in the mask register. The interrupt is enabled by writing a 1. If position 1 of the interrupt switch is ON, the mask register is enabled. This allows you to individually mask the interrupts received from the I/O ports. If position 1 is OFF, the mask register is disabled and the interrupts can not be masked individually. A poll register is an 8-bit register that allows you to determine which ports have interrupts pending. Reading a 1 in the poll register indicates that an interrupt is pending on the port corresponding to the bit set in the poll register. Installation Overview 1-5 <sup>\*</sup> Older 4-port and 8-port models are labeled SW2. Mask and poll registers may be accessed at: - I/O BASE + 7 hex (for 2-, 4-, and 8-port controllers) - I/O BASE + 7 hex and I/O BASE + 47 hex (for 16-port controllers) The mask register is a write-only register and the poll register is a read-only register. The mask/poll register for ports 1 through 8 is located at I/O BASE + 7h which is the scratch register. Therefore, the scratch register for port 1 is unavailable. The mask/poll register for ports 9 through 16 are located at I/O BASE + 47h which is the scratch register. Therefore, the scratch register for ports 1 and 8 are unavailable for the 16-port controller. Tables 1-7 and 1-8 show the bit assignments for each port. Table 1-7. Bit Assignments for the Mask Register | Number of Ports | Mas | k Registe | r WRITE Base | Address +7h | |-----------------|---------------------|-----------|--------------|--------------| | | Bit 0 | Port 1 | 0 Disables | 1 Enables | | 2 | → Bit 1 | Port 2 | 0 Disables | 1 Enables | | | Bit 2 | Port 3 | 0 Disables | 1 Enables | | 4 | $\rightarrow$ Bit 3 | Port 4 | 0 Disables | 1 Enables | | | Bit 4 | Port 5 | 0 Disables | 1 Enables | | | Bit 5 | Port 6 | 0 Disables | 1 Enables | | 8 | Bit 6 | Port 7 | 0 Disables | 1 Enables | | | → Bit 7 | Port 8 | 0 Disables | 1 Enables | | | Mask | Register | WRITE Base | Address +47h | | | Bit 0 | Port 9 | 0 Disables | 1 Enables | | | Bit 1 | Port 10 | 0 Disables | 1 Enables | | | Bit 2 | Port 11 | 0 Disables | 1 Enables | | | Bit 3 | Port 12 | 0 Disables | 1 Enables | | | Bit 4 | Port 13 | 0 Disables | 1 Enables | | | Bit 5 | Port 14 | 0 Disables | 1 Enables | | 16 | Bit 6 | Port 15 | 0 Disables | 1 Enables | | | → Bit 7 | Port 16 | 0 Disables | 1 Enables | **Note**: Switch 1 of the INTERRUPT, IRQ SELECT, SW2, or S2 enables or disables the mask register. Table 1-8. Bit Assignments for the Poll Register **Number of Ports** Poll Register READ Base Address +7h Bit 0 Port 1 0 Clear 1 Pending 2 Bit 1 Port 2 0 Clear 1 Pending 1 Pending Bit 2 Port 3 0 Clear 4 Bit 3 Port 4 0 Clear 1 Pending Bit 4 Port 5 0 Clear 1 Pending Bit 5 Port 6 0 Clear 1 Pending Bit 6 Port 7 0 Clear 1 Pending 8 Bit 7 Port. 8 0 Clear 1 Pending Poll Register READ Base Address +47h Bit 0 Port 9 0 Clear 1 Pending Bit 1 Port 10 0 Clear 1 Pending 0 Clear Bit 2 Port 11 1 Pending Bit 3 Port 12 0 Clear 1 Pending Bit 4 Port 13 0 Clear 1 Pending Bit 5 Port 14 0 Clear 1 Pending Bit 6 Port 15 0 Clear 1 Pending 16 Bit 7 Port 16 0 Clear 1 Pending Note: Switch 1 of the INTERRUPT, IRQ SELECT, SW2, or S2 enables or disables the mask register. ## 1.5. Daisy-Chaining 4-, 8-, and 16-Port Controllers If you have more than one controller installed in your system, you can choose a different interrupt line for each controller by making a different selection on each INTERRUPT, IRQ SELECT, SW2, or S2 switch. Note: You cannot daisy-chain 2-port controllers. However, if you want to use the same interrupt line for all of the controllers in your system, perform the following steps: - 1. Enable the interrupt switch on only one controller. - 2. Connect the controllers together using daisy-chain connections (see Figures 1-1 or 1-2). The daisy-chain connections are made from ribbon cable, available on request from Comtrol. You can connect up to four Hostess series or Hostess 550 series controllers (excluding the 2-port model) together in this manner. Installation Overview 1-7 **Note:** Only the first controller in the daisy chain configuration has an interrupt enabled. Figure 1-1. Daisy-Chaining Three Hostess or Hostess 550 Controllers (4- or 8-Port) Figure 1-2. Daisy-Chaining Three Hostess or Hostess 550 Controllers (16-Port) # Section 2. Configuring and Installing 2-Port Controllers If you want to use the controller in COM mode, use the documentation that came with your controller to set the MODE SELECT, ADDRESS, and INTERRUPT switches. If you plan on using a Comtrol device driver, use the documentation that came with the device driver to configure and install the controller or controllers. #### 2.1. Installation Overview Use the following flowchart as a guide to installing your Hostess or Hostess 550 2-port controller. Flowchart 2-1. Installing 2-Port Controllers # 2.2. Setting the MODE SELECT and ADDRESS Switches The MODE SELECT switch sets the controller to Hostess mode or COM mode. Figure 2-1 shows how to set the MODE SELECT switch for Hostess mode. Figure 2-1. MODE SELECT Switch Settings Use Table 2-1 to set the ADDRESS switch for your system and software. If you want to use an address that is not illustrated in the table, use Figure 2-2 to calculate your ADDRESS switch setting. Table 2-1. Hostess Mode Base I/O Addresses | Table 2-1. Hostess Mode Base I/O Addresses | | | | |--------------------------------------------|--------------------------------------------------------------|---------------------|-------------------------------------------------------------------| | Base I/O<br>Address | ADDRESS Switch | Base I/O<br>Address | ADDRESS Switch | | 100h | A A A A A A A A A A A A A A A A A A A | 140h | A A A A A A A A A A A A A A A A A A A | | 200h | A A A A A A A A A A A 5 6 7 8 9 10 1112<br>ON 12 3 4 5 6 7 8 | 240h | A A A A A A A A A A A A A A A A A A A | | 280h | A A A A A A A A A A A A 5 6 7 8 9 10 11 12 ON | 500h | A A A A A A A A A A A A A A 5 6 7 8 9 10 1112 ON 1 2 3 4 5 6 7 8 | | 540h | A A A A A A A A A A A A 5 6 7 8 9 10 11 12 ON | 580h | A A A A A A A A A A A A A 5 6 7 8 9 10 11 12 ON 12 2 3 4 5 6 7 8 | Base I/O Base I/O ADDRESS Switch ADDRESS Switch Address Address AAAAAAA AAAAAAA 5 6 7 8 9 10 1112 5 6 7 8 9 10 1112 ON ON 600h 640h 1 2 3 4 5 6 7 2 3 4 5 6 7 A A AAAAA AAAAAA Α 5 6 7 8 9 10 11 12 5 6 7 8 9 10 11 12 ON ON 680h 700h 2 3 4 5 6 7 2 3 4 5 6 7 8 Table 2-1. Hostess Mode Base I/O Addresses (Continued) You can use the following method to calculate the switch settings, if you require a base I/O address that is not listed in the table. Figure 2-2. Calculating Additional 2-Port I/O Addresses #### 2.3. Setting the Interrupt Use Table 2-2 to set the interrupt on the controller for your system and software. You can only set the controller for one interrupt in Hostess mode. The table illustrates interrupt settings for enabling or disabling the mask register. Table 2-2. IRQ Settings - Hostess Mode | IRQ | INTERRUPT Switch<br>(Mask Off) | INTERRUPT Switch<br>(Mask On) | |-----|----------------------------------------|----------------------------------------| | 2 | N 2 3 4 5 7 1011<br>ON 2 2 3 4 5 6 7 8 | N 2 3 4 5 7 1011<br>ON 2 2 3 4 5 6 7 8 | | 3 | 1 2 3 4 5 6 7 8 | YSV 2 3 4 5 7 1011<br>ON 2 3 4 5 6 7 8 | | 4 | YZ 3 4 5 7 1011<br>ON 2 3 4 5 6 7 8 | YZ 2 3 4 5 7 1011<br>ON 2 3 4 5 6 7 8 | | 5 | 2 3 4 5 7 1011<br>ON 2 3 4 5 6 7 8 | 1 2 3 4 5 6 7 8 | | 7 | YSW 2 3 4 5 7 1011<br>ON 2 3 4 5 6 7 8 | MXV 2 3 4 5 7 1011<br>ON | INTERRUPT Switch INTERRUPT Switch IRQ (Mask Off) (Mask On) MASK MASK 1011 3 10 ON ON 2 3 4 5 6 7 8 2 3 4 5 6 7 8 1 2 3 4 5 7 1011 2 3 4 5 7 1011 11 ON on2 3 4 5 6 3 4 5 6 7 8 Table 2-2. IRQ Settings - Hostess Mode (Continued) ## 2.4. Installing the Controller If you have not done so already, set the switches on the controller. If the switches have already been set, use the following steps to install the controller. **Warning** Static electricity may damage the controller. When touching and installing the controller, wear a grounding strap. Hold the controller only by its edges or the mounting bracket. - 1. Turn the power switch for the system unit to the OFF position. - 2. Remove the system unit cover. - 3. Select a slot to install the controller. - 4. Remove the expansion slot cover. - 5. Insert the controller in the expansion slot, making sure that it is properly seated. - 6. Attach the controller to the chassis with the expansion slot screw. Repeat steps 3 through 5 for each controller. - 7. Replace the cover on the system unit. Once the controller or controllers are installed, you can connect your peripherals. # Section 3. Configuring and Installing 4-Port and 8-Port Controllers This section shows you how to set the I/O address and interrupt switches for the following controllers: - Hostess or Hostess 550 4- and 8-port series with a 100-pin connector - Hostess or Hostess 550 4-port series with an RJ45 connector - Hostess or Hostess 550 8-port series with an RJ11 connector If you plan on using a Comtrol device driver, use the documentation that came with it to configure and install the controller. #### 3.1. Installation Overview The following flowchart shows the steps to install a Hostess or Hostess 550 controller. Flowchart 3-1. Installing 4- or 8-Port Controllers ## 3.2. Setting the ADDRESS or SW1 Switch Use the following to set the ADDRESS or SW1 switch for your system and software. - Table 3-1 for 4-port and 8-port controllers with a 100-pin connector. - Table 3-2 for 4-port controllers with the RJ45 connector. - Table 3-3 for 8-port controllers with the RJ11 connector. If you want to use an I/O address that is not illustrated in the following tables, you can calculate an address using the figures after the tables. Table 3-1. Base I/O Addresses (4- and 8-Port) | Address | ADDRESS Switch | Address | ADDRESS Switch | |---------|----------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 100h | 8 L 9 G \$ 8 Z I<br>*<br>*<br>NO | 540h | 8 L 9 G F E Z I * * NO | | 140h | 8 L 9 G D E Z I<br>*<br>NO | 580h | * * * * * * * * * * * * * * * * * * * | | 200h | 8 L 9 S F E Z I<br>*<br>NO | 600h | 8 L 9 G D Z I * | | 240h | 8 L 9 G † E Z I<br>*<br>* | 640h | 8 1 9 G \$ Z I * * NO | | 280h | 8 L 9 G F E Z I * * * NO | 680h | * \$ \frac{1}{2} \f | | 500h | 8 L 9 G F E Z I * | 700h | 8 L 9 G F E Z I * | **Note**: Switch 1 should be turned ON for a 4-port controller and OFF for an 8-port controller. Table 3-2. RJ45 Base I/O Addresses (4-Port Only) | Address | SW1 Switch | Address | SW1 Switch | |---------|-----------------|---------|-----------------| | 100h | 8 L 9 G 7 E 7 I | 540h | 8 L 9 G 7 E 7 I | | 140h | 8 4 9 9 7 8 7 I | 580h | 8 L 9 G F E Z I | | 200h | NO | 600h | 8 L 9 G F 8 T I | | 240h | 8 4 9 9 5 7 I | 640h | NO NO | | 280h | 8 L 9 G F 8 T I | 680h | NO | | 500h | NO | 700h | 8 1 9 5 7 8 7 I | Table 3-3. RJ11Base I/O Addresses (8-Port Only) | Table 5 51 Relibuse 1 5 Radiresses (5-1 51 t 5 Mg) | | | | | |----------------------------------------------------|--------------------------|---------|--------------------------|--| | Address | ADDRESS<br>SELECT Switch | Address | ADDRESS<br>SELECT Switch | | | 100h | 1 2 3 4 5 6 7 8 | 540h | ON | | | 140h | 1 2 3 4 5 6 7 8 | 580h | 1 2 3 4 5 6 7 8 | | | 200h | 0N<br>1 2 3 4 5 6 7 8 | 600h | ON<br>1 2 3 4 5 6 7 8 | | | 240h | ON<br>1 2 3 4 5 6 7 8 | 640h | ON | | | 280h | ON<br>1 2 3 4 5 6 7 8 | 680h | ON | | | 500h | ON | 700h | ON | | You can use the following method to calculate the switch settings if you require a base I/O address that is not listed in the previous tables. **Note**: Switch 1 must be off for an 8-port controller with the 100-pin connector (it is not decoded). You must decode switch 1 for any 4-port controller. Figure 3-1. Calculating 4- or 8-Port I/O Addresses The following example shows how to determine the switch setting for the address you chose, and demonstrates how the binary equivalent corresponds to positions eight through one of the switch. The following example uses 0280h address. - Translate the 0280h base address into four binary values. (Each hex value has four bits.) - Switch positions eight through two correspond to binary bit values. Position one is ON or off for a 4-port controller (depending upon the base I/O address that you chose) and OFF for an 8-port controller. The following figure shows that the switch reads bits 12 through 5. The last bit of the binary value 0000 for 0 of the 0280h address corresponds to switch 8, which is ON. The four bits of 2 correspond to positions 7, 6, 5, and 4, in which 7, 6, and 4 are ON and position 5 is OFF. - The first three digits of the binary value 1000 are equivalent to 8 of the address 0280h correspond to positions 3, 2, and 1, in which position 3 is OFF and positions 2 and 1 are ON. The last binary value of 0000 is equivalent to 0 of address 0280h, does not affect the position settings. \* Position 1 can be set to ON or OFF for a 4-port controller with a 100-pin connector (depending on the selected base I/O address and OFF for an 8-port controller. #### 3.3. Setting the Interrupt Use Tables 3-4, 3-5, or 3-6 to set the interrupt on the controller for your system and software. You can only set one interrupt per controller. Table 3-4. IRQ Settings (4- and 8-Port) | IRQ | INTERRUPT Switch<br>(Mask Enable OFF) | INTERRUPT Switch<br>(Mask Enable ON) | | | | |-----|---------------------------------------------------|------------------------------------------------------------|--|--|--| | 2 | 8 1 9 9 7 E 7 I<br>* * * * * * * * * * * * * * NO | 8 L 9 G † E Z I<br>* * * * * * * * * NO | | | | | 3 | 8 4 9 9 7 E Z I<br>* * * * * * * * * * * * * * NO | 8 | | | | | 4 | 8 4 9 G † E 7 I<br>* * * * * * * * * * NO | 8 2 9 9 7 8 7 I<br>* | | | | | 5 | 8 L 9 G 7 E 7 I<br>* | 8 2 9 9 † 8 7 I<br>* * * * * * * * * * NO | | | | | 7** | 8 4 9 G † E Z I<br>* | 8 1 9 9 7 8 7 I<br>* * * * * * * * * * * * * * * * * * * | | | | | 10 | 8 2 9 9 7 8 7 I<br>* 9 9 9 7 8 7 I | 8 1 9 9 7 8 7 I<br>* B B B B B B B B B B B B B B B B B B B | | | | <sup>\*</sup> Switch 8 should be turned ON for a 4-port controller and OFF for an 8-port controller. <sup>\*\*</sup> You must also move the jumper on JP2 to pins 2 and 3 (see the Hardware Reference Card for pin locations). Interrupt 7 is only available on models whose switch is labeled INTERRUPT. Table 3-4. IRQ Settings (4- and 8-Port) (Continued) | IRQ | INTERRUPT Switch<br>(Mask Enable OFF) | INTERRUPT Switch<br>(Mask Enable ON) | |-----|---------------------------------------|--------------------------------------| | 11 | 8 4 9 9 \$ \$ 3 I<br>* NO | 8 1 9 5 7 E 3 I<br>* 3 3 3 3 5 5 5 1 | <sup>\*</sup> Switch 8 should be turned ON for a 4-port controller and OFF for an 8-port controller. <sup>\*\*</sup> You must also move the jumper on JP2 to pins 2 and 3 (see the Hardware Reference Card for pin locations). Interrupt 7 is only available on models whose switch is labeled INTERRUPT. Table 3-5. RJ45 IRQ Settings (4-Port Only) | Table 3-5. RJ45 IRQ Settings (4-Port Only) | | | | |--------------------------------------------|---------------------------------|-----------------------------------------------------|--| | IRQ | SW2 Switch (Mask<br>Enable OFF) | SW2 Switch (Mask<br>Enable ON) | | | 2 | 8 L 9 G 7 E Z I | 1 5 3 4 5 6 7 8 1 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 | | | 3 | 8 L 9 G F E Z I | 8 4 9 9 7 8 7 I | | | 4 | 8 L 9 G † 8 Z I | 8 1 9 5 7 8 7 I | | | 5 | 8 1 9 G † 8 7 I | 8 4 9 9 7 8 7 I | | | 10 | 8 L 9 G † 8 Z I | 8 4 9 9 7 8 7 I | | | 11 | 8 L 9 G † E Z I | 8 1 9 9 7 8 7 I | | | 12 | 8 L 9 G † E Z I | 8 4 9 9 7 8 7 I | | Table 3-6. RJ11 IRQ Settings (8-Port Only) | to the state of th | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---------------------------------------|--| | IRQ | IRQ SELECT Switch<br>(Mask Enable OFF) | IRQ SELECT Switch<br>(Mask Enable ON) | | | 2 | 1 2 3 4 5 6 7 8 | ON | | | 3 | 1 2 3 4 5 6 7 8 | ON | | | 4 | 1 2 3 4 5 6 7 8 | ON<br>1 2 3 4 5 6 7 8 | | | 5 | 1 2 3 4 5 6 7 8 | ON 1 2 3 4 5 6 7 8 | | | 7 | 1 2 3 4 5 6 7 8 | ON | | | 10 | ON<br>1 2 3 4 5 6 7 8 | ON 1 2 3 4 5 6 7 8 | | | 11 | ON<br>1 2 3 4 5 6 7 8 | ON<br>1 2 3 4 5 6 7 8 | | #### 3.4. Installing the Controller If you have not done so already, set the switches on the controller. If the switches have already been set, use the following steps to install the controller. **Warning:** Static electricity may destroy the controller. When touching or installing the controller, wear a grounding strap. Hold the controller only by its edges or the mounting bracket. - 1. Turn the power switch for the system unit to the OFF position. - 2. Remove the system unit cover. - 3. Select a slot to install the controller. - 4. Remove the expansion slot cover. - 5. Insert the controller in the expansion slot, making sure that it is properly seated. - 6. Attach the controller to the chassis with the expansion slot screw. Repeat steps 3 through 5 for each controller. - 7. Replace the cover on the system unit. Once the 100-pin controller or controllers are installed you can attach the interface box. See the *Interface Reference Card* if you need information about configuring the interface box. After the interface box is connected, you can connect your peripherals. If you installed an RJ45 or RJ11 model controller, you are ready to attach your peripherals. # Section 4. Configuring and Installing 16-Port Controllers If you plan on using a Comtrol device driver, use the documentation that came with it to configure and install the controller. #### 4.1. Installation Overview Use the following flowchart as a guide to installing your Hostess 550 controller or controllers. Flowchart 4-1. Installing Hostess 550 16-Port Controllers #### 4.2. Setting the S1 Switch Use Table 4-1 to set the S1 I/O address switch for your system and software. If you want to use an I/O address that is not illustrated in the table, use Figures 4-1 and 4-2 (after the table). Table 4-1. Common Base I/O Addresses | Base I/O<br>Address | S1 Switch | Base I/O<br>Address | S1 Switch | | |---------------------|-----------------|---------------------|-----------|--| | 200h | 1 2 3 4 5 6 7 8 | 280h | ON | | | 500h | 1 2 3 4 5 6 7 8 | 580h | ON | | | 600h | 1 2 3 4 5 6 7 8 | 680h | ON | | | 700h | | | | | | ON | | | | | You can use the following method to calculate the switch settings if you require a base I/O address that is not listed in the table. Figure 4-1. Calculating Additional I/O Addresses The following example shows how to determine the S1 switch settings for the address you chose, and demonstrates how the binary equivalent corresponds to positions eight through one of S1. This example uses the 0280h address. - Translate the 0280h base address into four binary values. Use Figure 4-1 if you need help determining these values. - Positions eight through one of switch S1 correspond to binary bit values. A bit that equals 0 corresponds to an ON switch position. A bit that equals 1 is set to OFF. • Figure 4-2 shows that S1 switch reads bits 7 through 14. The last three bits of the binary value 000 for the hexadecimal value 0 correspond to switches 6, 7, and 8. Note: Read the address from right to left. - The four bits of 2 correspond to positions 2, 3, 4, and 5. - The first bit of 8 corresponds to position 1. The last binary value is equivalent to 0 of address 0280h and does not affect the position settings. - The switch positions for the address 0280h are: positions 2, 4, 5, 6, 7, and 8 are set to ON, positions 1 and 3 are set to OFF. Figure 4-2. Example of Setting the I/O Address ## 4.3. Setting the Interrupt Use Table 4-2 to set the S2 interrupt switch on the controller for your system and software. You can only set one interrupt for the controller. S2 Switch (Mask S2 Switch (Mask IRQ Enable OFF) Enable ON) ON ON **100** 2 1 2 3 4 5 6 7 8 1 2 3 4 5 6 7 8 ON **58**1 3 1 2 3 4 5 6 7 8 1 2 3 4 5 6 7 8 ON ON 80 4 1 2 3 4 5 6 7 8 2 3 4 5 6 7 8 Table 4-2. IRQ Settings S2 Switch (Mask S2 Switch (Mask IRO Enable OFF) Enable ON) 868 5 2 3 4 5 6 7 1 2 3 4 5 6 7 8 ON 10 1 2 3 4 5 6 7 8 1 2 3 4 5 6 7 8 ON 11 2 3 4 5 6 7 8 2 3 4 5 6 7 8 ON 12 Table 4-2. IRQ Settings (Continued) # 4.4. Installing the Controller 3 4 If you have not done so already, set the switches on the controller. If the switches have already been set, use the following steps to install the controller. **Warning**: Static electricity may destroy the controller. When touching or installing the controller, wear a grounding strap. Hold the controller only by its edges or the mounting bracket. - 1. Turn the power switch for the system unit to the OFF position. - 2. Remove the system unit cover. - 3. Select a slot to install the controller. - 4. Remove the expansion slot cover. - 5. Insert the controller in the expansion slot, making sure that it is properly seated. - 6. Attach the controller to the chassis with the expansion slot screw. Repeat steps 3 through 5 for each controller. - 7. Replace the cover on the system unit. Once the controller or controllers are installed, refer to your *Interface Reference Card* to attach the interface box. After the interface box is connected, you can connect your peripherals to the interface box. ÷- 2 3 4 5 6 7 8 # Section 5. Technical Overview #### 5.1. Introduction This section provides you with an overview of technical information about Hostess series and Hostess 550 series controllers. This section is divided into several subsections that discuss the following topics: - An overview that discusses Asynchronous Communications Elements (ACEs). This is a general subsection that is applicable to all ACE types. - Principles of operation of the 16450 UART (see Subsection 5.3). - Principles of operation of the 16550 UART (see Subsection 5.4). - Principles of operation of the 16552 DUART (see Subsection 5.5). #### 5.2. ACE Overview This series of Comtrol controllers use one of two Asynchronous Communications Elements (ACEs). The ACE is often referred to as a Universal Asynchronous Receiver/transmitter (UART) or a Dual Universal Asynchronous Receiver/transmitter (DUART). Table 5-1 lists the controller and ACE types. Table 5-1. Controller and ACE Types | Controller Type | Number of Ports | ACE Type | |-----------------|-----------------|---------------| | Hostess | 2 | 16450 (UART) | | Hostess 550 | 2 | 16550 (UART) | | Hostess | 4 | 16450 (UART) | | Hostess 550 | 4 | 16550 (UART) | | Hostess | 8 | 16450 (UART) | | Hostess 550 | 8 | 16550 (UART) | | Hostess 550 | 16 | 16552 (DUART) | Technical Overview 5-1 The ACE performs serial to parallel conversion on data characters received from a peripheral device or modem, and parallel to serial conversion of data characters received from the CPU. The CPU can read the complete status of the ACE at any time during the functional operation. Status information reported includes the type and condition of the transfer operations being performed by the ACE, as well as any error conditions (parity overrun, framing, or break interrupt). The 16550 UART and 16552 DUART includes a programmable baud generator that is capable of dividing the timing reference clock input by divisors of: #### 1 to 2<sup>16</sup> - 1 In addition, the 16550 UART and 16552 DUART can be put into another mode, called the First-in, First-out (FIFO) mode. This mode relieves the CPU of excessive software overhead. Internal FIFOs are activated which allow 16 bytes (plus three bits per byte of error data in the RCVR FIFO) to be stored in both receive and transmit modes. This buffering mode reduces the number of interrupts presented to the CPU. For detailed information about a specific ACE, see the appropriate subsection. # 5.3. Principles of Operation of the 16450 UART This complete subsection is an excerpt of the Data Transmission Circuits Data Book: Line Drivers, Receivers, Transceivers, UARTs provided by Texas Instruments (TI). If you want more information about the 16450 UART, contact your nearest TI Field Sales Office, local authorized TI distributor, or by writing directly to: Texas Instruments Incorporated LITERATURE RESPONSE CENTER P.O. Box 809066 Dallas, Texas 75380-9066 You can also call the TI Literature Response number at: (800) 477-8924 #### 5.3.1. Accessible Register Overview Table 5-2 summarizes the ACE registers that you can access and control. These registers are used to control ACE operations, receive data, and transmit data. The following subsections discuss the following topics: - Accessible register overview - Receiver buffer register (RBR) - Transmitter holding register (THR) - Interrupt enable register (IER) - Interrupt identification register (IIR) - Line control register (LCR) - Modem control register (MCR) - Line status register (LSR) - Modem status register (MSR) - Scratch register (SCR) - Programmable baud generator Table 5-2. Register Summary for the 16450 UART | | Table 0-2. | | egister Addres | | | |------------|-----------------------------------------------------|--------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------|------------------------------------------| | | 0 DLAB=0 | 0 DLAB=0 | 1 DLAB=0 | 2 | 3 | | Bit Number | Receive<br>Buffer<br>Register<br>(RBR)<br>Read-only | Transmit<br>Holding<br>Register<br>(THR)<br>Write-only | Interrupt<br>Enable<br>Register (IER) | Interrupt<br>ID<br>Register<br>(IIR)<br>Read-only | Line<br>Control<br>Register<br>(LCR) | | 0 | data bit 0* | data bit 0 | enable receive<br>data available<br>interrupt<br>(ERBF) | 0 if<br>interrupt<br>pending | word<br>length<br>select bit 0<br>(WLS0) | | 1 | data bit 1 | data bit 1 | enable<br>transmitter<br>holding<br>register<br>empty<br>interrupt<br>(ETBE) | interrupt<br>ID bit(0) | word<br>length<br>select bit 1<br>(WLS1) | | 2 | data bit 2 | data bit 2 | enable receive<br>line status<br>interrupt<br>(ELSI) | interrupt<br>ID bit(1) | Number<br>of stop bits<br>(STB) | | 3 | data bit 3 | data bit 3 | enable<br>modem status<br>interrupt<br>(EDSSI) | 0 | parity<br>enable<br>(PEN) | | 4 | data bit 4 | data bit 4 | 0 | 0 | even<br>parity<br>select<br>(EPS) | | 5 | data bit 5 | data bit 5 | 0 | 0 | stick<br>parity | | 6 | data bit 6 | data bit 6 | 0 | 0 | set break | | 7 | data bit 7 | data bit 7 | 0 | 0 | divisor<br>latch<br>access bit<br>(DLAB) | <sup>\*</sup> Bit 0 is the least significant bit. It is the first bit serially transmitted or received. **Source: Texas Instruments** Continued Table 5-2. Register Summary for the 16450 UART (cont.) | | <del></del> | | D = -2 -4 A | 11 | | | |------------|---------------------------------------|----------------------------------------------|----------------------------------------------|------------------------------|----------------------------------|-----------------------| | | | | Register A | aaress | | | | | 4 | 5 | 6 | 7 | 0<br>DLAB=1 | DLAB=0 | | Bit Number | Modem<br>Control<br>Register<br>(MCR) | Line Status<br>Register<br>(LSR) | Modem<br>Status<br>Register<br>(MSR) | Scratch<br>Register<br>(SCR) | Divisor<br>Latch<br>(DDL)<br>LSB | Latch<br>(DLM)<br>MSB | | 0 | data<br>terminal<br>ready<br>(DTR) | data ready<br>(DR) | delta<br>clear to<br>send<br>(DCTS) | bit 0 | bit 0 | bit8 | | 1 | request<br>to send<br>(RTS) | overrun<br>error (OE) | delta data<br>set ready<br>(DDSR) | bit 1 | bit 1 | bit 9 | | 2 | out 1 | parity error<br>(PE) | trailing<br>edge ring<br>indicator<br>(TERI) | bit 2 | bit 2 | bit 10 | | 3 | out 2 | framing<br>error (FE) | delta data<br>carrier<br>detect<br>(DDCD) | bit 3 | bit 3 | bit 11 | | 4 | loop | break<br>interrupt<br>(BI) | clear to<br>send (CTS) | bit 4 | bit 4 | bit 12 | | 5 | 0 | transmitter<br>holding<br>register<br>(THRE) | data set<br>ready<br>(DSR) | bit 5 | bit 5 | bit 13 | | 6 | 0 | transmitter<br>empty<br>(TEMT) | ring<br>indicator<br>(RI) | bit 6 | bit 6 | bit 14 | | 7 | 0 | 0 | data<br>carrier<br>detect<br>(DCD) | bit 7 | bit 7 | bit 15 | <sup>\*</sup> Bit 0 is the least significant bit (LSB). It is the first bit serially transmitted or received. Source: Texas Instruments #### 5.3.2. Receiver Buffer Register (RBR) The ACE receiver section consists of a receiver shift register and a receiver buffer register. Timing is supplied by the 16 X receiver clock (RCLK). Receiver section control is a function of the ACE line control register. The ACE receiver shift register receives serial data from the serial input (SIN) pin. The receiver shift register then converts the data to a parallel from and loads it into the receiver buffer register. When a character is placed in the receiver buffer register and the received data available interrupt is enabled, an interrupt is generated. This interrupt is cleared when the data is read out of the receiver buffer register. ## 5.3.3. Transmitter Holding Register (THR) The ACE transmitter section consists of a transmitter holding register and a transmitter shift register. Timing is supplied by the Baud Out (BAUDOUT) clock signal. Transmitter section control is a function of the ACE line control register. The ACE transmitter holding register receives data off the internal data bus and, when the shift register is idle, moves it into the transmitter shift register. The transmitter shift register serializes the data and outputs it at the serial output (SOUT). If the transmitter holding register is empty and the transmitter holding register empty (THRE) interrupt is enabled, an interrupt is generated. This interrupt is cleared when a character is loaded into the register. ## 5.3.4. Interrupt Enable Register (IER) The interrupt enable register enables each of the four types of interrupts (see Table 5-3) and INTRPT output signal in response to an interrupt generation. The interrupt enable register can also be used to disable the interrupt system by setting bit 0 through 3 to logic 0. Table 5-2 summarizes the contents of this register and the following describes it in detail: - Bit 0 This bit, when set to logic 1, enables the received data available interrupt. - Bit 1 This bit, when set logic 1, enables the transmitter holding register empty interrupt. - Bit 2 This bit, when set to logic 1, enables the receiver line status interrupt. - Bit 3 This bit, when set to logic 1, enables the modem status interrupt. - Bits 4 7 Bits 4 through 7 in the interrupt enable register are not used and are always set to logic 0. #### 5.3.5. Interrupt Identification Register (IIR) The ACE has an on-chip interrupt generation and prioritization capability that permits a flexible interface with most microprocessors. The ACE provides four prioritized levels of interrupts: - Priority 1 Receiver line status (highest priority) - Priority 2 Receiver data ready - Priority 3 Transmitter holding register empty - Priority 4 Modem status (lowest priority) When an interrupt is generated, the interrupt identification register indicates that an interrupt is pending and the type of that interrupt in its three least significant bits (bits 0, 1, and 2). Table 5-4 summarizes the contents of this register. Table 5-3 provides a detailed description of the interrupt control functions. - Bit 0 This bit can be used either in a hardwire prioritized or polled interrupt system. If this bit is logic 0, an interrupt is pending. When bit 0 is a logic 1, no interrupt is pending. - Bits 1 & 2 These two bits are used to identify the highest priority interrupt pending as indicated in Table 5-3. - Bits 3 7 Bits 3 through 7 in the interrupt identification register are not used and are always set to logic 0. | Idei | iterru<br>itifica<br>legista | ition | Level | rupt | rupt | upt<br>et<br>nod | |-------|------------------------------|-------|----------|-------------------------------|---------------------------------------------------------------------------------|----------------------------------------| | Bit 2 | Bit 1 | Bit 0 | Priority | Interru<br>Type | Interrup | Interru<br>Reset<br>Metho | | 0 | 0 | 1 | None | None | None | Not applicable | | 1 | 1 | 0 | 1 | Receiver<br>line status | Overrun<br>error, parity<br>error,<br>framing<br>error or<br>break<br>interrupt | Reading the<br>line status<br>register | | 1 | 0 | 0 | 2 | Receiver<br>data<br>available | Receiver<br>data<br>available | Reading the receiver buffer register | Table 5-3. Interrupt Control Functions Table 5-3. Interrupt Control Functions (Continued) | Ide | iterru<br>itifica<br>Legisto | ition | Level | upt<br>Je | upt<br>.ce | upt<br>et<br>od | |-------|------------------------------|-------|-----------------|--------------------------------------------------------------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------| | Bit 2 | Bit 1 | Bit 0 | Priority Level | Interruț<br>Type | Interrupt | Interruj<br>Reset<br>Methoc | | 0 | 1 | 0 | 3 | Transmitter<br>holding<br>register<br>empty | Transmitter<br>holding<br>register<br>empty | Reading the interrupt identification register (if source of interrupt) or writing into the transmitter holding register | | 0 | 0 | 4 | Modem<br>status | Clear to<br>send, data<br>set ready,<br>ring<br>indicator,<br>or data<br>carrier<br>detect | Reading the<br>modem<br>status<br>register | | ### 5.3.6. Line Control Register (LCR) You control the format of the asynchronous data communications exchange through the line control register. In addition, you are able to retrieve, inspect, and modify the contents of the line control register; this eliminates the need for separate storage of the line characteristics in system memory. Table 5-2 summarizes the contents of this register and the following discusses it in detail. Bits 0 &1 These two bits specify the number of bits in each transmitted or received serial character. These bits are encoded as follows. | _ | | - | | |---|-------|-------|----------------| | • | Bit 1 | Bit 0 | Word<br>Length | | • | 0 | 0 | 5 bits | | • | 0 | 1 | 6 bits | | | 1 | 0 | 7 bits | | | 1 | 1 | 8 bits | Bit 2 This bit specifies either one, one and one-half, or two stop bits in each transmitted character. If bit 2 is a logic 0, one stop bit is generated in the data. If bit 2 is a logic 1, the number of stop bits generated is dependent on the word length selected with bits 0 and 1. The receiver checks the first stop bit only, regardless of the number of stop bits selected. The number of stop bits generated, in relation to word length and bit 2, is shown in the following table. | Bit<br>2 | Word Length Selected by<br>Bits 1 and 2 | Number of Stop Bits<br>Generated | |----------|-----------------------------------------|----------------------------------| | 0 | Any word length | 1 | | 1 | 5 bits | 1 1/2 | | 1 | 6 bits | 2 | | 1 | 7 bits | 2 | | 1 | 8 bits | 2 | - Bit 3 This bit is the parity enable bit. When bit 3 is logic 1, a parity bit is generated in transmitted data between the last data word bit and the first stop bit. In received data, if bit 3 is logic 1, parity is checked. When bit 3 is a logic 0, no parity is generated or checked. - Bit 4 is the even parity select bit. When parity is enabled by bit 3: a logic 1 in bit 4 produces even parity (an even number of logic is in the data and parity bits) and a logic 0 in bit 4 produces odd parity (an odd number of logic 1s). - Bit 5 This is the stick parity bit. When bits 3, 4, and 5 are logic 1s, the parity bit is transmitted and checked as a logic 0. When bits 3 and 5 are logic 1s and bit 4 is a logic 0, the parity bit is transmitted and checked as a logic 1. - Bit 6 This bit is the break control bit. Bit 6 is set to a logic 1 to force a break condition, that is, a condition where the serial output (SOUT) pin is forced to the spacing (logic 0) state. When bit 6 is set to a logic 0, the break condition is disabled. The break condition has no effect on the transmitter logic, it only effects the serial output. - Bit 7 This bit is the divisor latch access bit (DLAB) Bit 7 must be set to a logic 1 to access the divisor latches of the baud generator during a read or write. Bit 7 must be set to a logic 0 during a read or write to access the receiver buffer, the transmitter holding register, or the interrupt enable register. #### 5.3.7. Modem Control Register (MCR) The modem control register is an 8-bit register that controls an interface with a modem, data set, or peripheral device that is emulating a modem. Table 5-2 summarizes the contents of this register and the following describes it in detail. - Bit 0 (DTR) controls the data terminal ready ( $\overline{DTR}$ ) output. Setting bit 0 to a logic 1, forces the $\overline{DTR}$ output to its active state (low). When bit 0 is set to a logic 0, $\overline{DTR}$ goes high. - Bit 1 (RTS) controls the request to send (RTS) output in a manner identical to Bit 0's control over the DTR output. - Bit 2 (OUT 1) controls the output 1 (OUT 1) signal, a user designated output signal, in a manner identical to Bit 0's control over the DTR output. - Bit 3 (OUT 2) controls the output 2 (OUT 2) signal, a user designated output signal, in a manner identical to Bit 0's control over the DTR output. - Bit 4 Bit 4 provides a local loopback feature for diagnostic testing of the ACE. When this bit is set to a logic high, the following occurs: - 1. The transmitter serial output (SOUT) is set high. - 2. The receiver serial input (SIN) is disconnected. - 3. The output of the transmitter shift register is looped back into the receiver shift register input. - 4. The four modem control inputs ( $\overline{CTS}$ , $\overline{DSR}$ , $\overline{DCD}$ , and $\overline{RI}$ ) are disconnected. - 5. The four modem control outputs (DTR, RTS, OUT 1, and OUT 2) are internally connected to the four modem control inputs. - 6. The four modem control output pins are forced to their inactive states (high). In diagnostic mode, data that is transmitted is immediately received. This allows the processor to verify the transmitand receive-data paths to the ACE. The receiver and transmitter interrupts are fully operation. The modem control interrupts are also operational but the modem control interrupt sources are now the lower four bits of the modem control register instead of the four modem control inputs. All interrupts are still controlled by the interrupt enable register. Bits 5 - 7 These bits are set to logic 0. # 5.3.8. Line Status Register $(LSR)^1$ The line status register provides information to the CPU concerning the status of data transfers. Table 5-2 summarizes the contents of this register and the following discusses it in detail. - Bit 0 is the data ready (DR) indicator for the receiver. This bit is set to a logic 1 condition whenever a complete incoming character has been received and transferred into the receiver buffer register and is reset to logic 0 by reading the receiver buffer register. - Bit 1 is the overrun error (OE) indicator. When this bit is set to logic 1, it indicates that before the character in the receiver buffer register was read, it was overwritten by the next character transferred into the register. The OE indicator is reset every time the CPU reads the contents of the line status register. - Bit 2 is the parity error (PE) indicator. When this bit is set to logic 1, it indicates that the parity of the received data character does not match the parity selected in the line control register (bit 4). The PE bit is reset every time the CPU reads the contents of the line status register. - Bit 3<sup>2</sup> Bit 3 is the framing error (FE) indicator. When this bit is set to logic 1, it indicates that the received character did not have a valid (logic 1).stop bit. The FE bit is reset every time the CPU reads the contents of the line status register. - Bit 4<sup>2</sup> Bit 4 is the break interrupt (BI) indicator. When this bit is set to logic 1, it indicates that the received data input was held in the logic 0 state for longer than a full-word transmission time. A full-word transmission time is defined as the total time of the start, data, parity, and stop bits. The B1 bit is reset every time the CPU reads the contents of the line status register. - Bit 5 is the transmitter holding register empty (THRE) indicator. This bit is set to a logic 1 condition when the transmitter holding register is empty, indicating that the ACE is ready to accept a new character. If the THRE interrupt is enabled when the THRE bit is a logic 1, then an interrupt is generated. THRE is set to a logic 1 when the contents of the transmitter holding register are transferred to the transmitted shift register. This bit is reset to logic 0 concurrent with the loading of the transmitter holding register by the CPU. The line status register is intended for read operations only; writing to this register is not recommended outside of a factory testing environment. Bits 1 through 4 are the error conditions that produce a receiver line status interrupt. Bit 6 is the transmitter empty (TEMT) indicator. This bit is set to a logic 1 when the transmitter holding register and the transmitter shift register are both empty. When either the transmitter holding register or the transmitter shift register contains a data character, the TEMT bit is reset to logic 0. Bit 7 This bit is always reset to logic 0. ## 5.3.9. Modem Status Register (MSR) The modem status register is an 8-bit register that provides information about the current state of the control lines from the modem, data set, or peripheral device to the CPU. Additionally, four bits of this register provides change information; when a control input from the modem changes state the appropriate bit is set to logic 1. All four bits are reset to logic 0 when the CPU reads the modem status register. Table 5-2 discusses the contents of this register and the following discusses it in detail. - Bit 0 is the delta clear to send (DCTS) indicator. This bit indicates that the CTS input has changed state since the last time it was read by the CPU. When this bit is a logic 1 and the modem status interrupt is enabled, a modem status interrupt is generated. - Bit 1 is the delta data set ready (DDSR) indicates that the DSR input has changed state since the last time it was read by the CPU. When this bit is a logic 1 and the modem status interrupt is enabled, a modem status interrupt is generated. - Bit 2 Bit 2 is the trailing edge of ring indicator (TERI) detector. This bit indicates that the $\overline{RI}$ input to the chip has changed from a low to a high state. When this bit is a logic 1 and the modem status interrupt is enabled, a modem status interrupt is generated. - Bit 3 is the delta data carrier detect (DDCD) indicator. This bit indicates that the $\overline{DCD}$ input to the chip has changed state since the last time it was read by the CPU. When this bit is a logic 1 and the modem status interrupt is enabled, a modem status interrupt is generated. - Bit 4 is the complement of the clear to send (CTS) input. If bit 4 (loop) of the modem control register is set to a logic 1, this bit is equivalent to the modem control register bit 1 (RTS). - Bit 5 is the complement of the data set ready (\overline{DSR}) input. If bit 4 (loop) of the modem control register is set to logic 1, this bit is equivalent to the modem control register bit 0 (DTR). - Bit 6 Bit 6 is the complement of the ring indicator $(\overline{RI})$ input. If bit 4 (loop) of the modem control register is set to a logic 1, this bit is equivalent to the modem control registers bit 2 (OUT 1). - Bit 7 is the complement of the data carrier detect (DCD) input. If bit 4 (loop) of the modem control register is set to a logic 1, this bit is equivalent to the modem control register bit 3 (OUT 2). #### 5.3.10. Scratch Register (SCR) The scratch register is an 8-bit register that is intended for you to use as a scratch pad. It will temporarily hold your data without affecting any other ACE operation. The Mask/Poll register is located at I/O BASE + 7, which is the scratch register for port 1. Therefore, the scratch register for port 1 is not available. #### 5.3.11. Programmable Baud Generator The ACE contains a programmable baud generator that takes a clock input in the range between DC and 9 MHz and divides it by a divisor in the range between 1 and $2^{16}$ -1. The output frequency of the baud generator is sixteen time (16X) the baud rate. The formula for the divisor is: #### divisor # = XTAL1 frequency input /(desired baud rate x 16) Two 8-bit registers, called divisor latches, are used to store the divisor in a 16-bit binary format. These divisor latches must be loaded during initialization of the ACE in order to ensure desired operation of the baud generator. When either of the divisor latches is loaded, a 16-bit baud counter is also loaded to prevent long counts on initial load. # 5.4. Principals of Operation of the 16550 UART This complete subsection is an excerpt of the Data Transmission Circuits Data Book: Line Drivers, Receivers, Transceivers, UARTs provided by Texas Instruments (TI). If you want more information about the 16550 UART, contact your nearest TI Field Sales Office, local authorized TI distributor, or by writing directly to: Texas Instruments Incorporated LITERATURE RESPONSE CENTER P.O. Box 809066 Dallas, Texas 75380-9066 You can also call the TI Literature Response number at:(800) 477-8924 # 5.4.1. Accessible Register Overview The following subsections discuss the following topics: You have access to and control over any of the ACE registers through the CPU. Table 5-4 provides you with an overview of the ACE registers. The following subsections discuss the following topics: - Receiver buffer register (RBR) - Transmitter holding register (THR) - Interrupt Enable Register (IER) - FIFO control register - Interrupt identification register (IIR) - Line control register (LCR) - Modem control register (MCR) - Line status register (LSR) - Modem status register (MSR) - Scratch register (SCR) - Programmable baud generator - FIFO interrupt-mode operation - FIFO polled-mode operation Table 5-4. Register Summary - 16550 Programmable UART | | able 5-4. | register 5 | Register A | | | | |------------|-----------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------|------------------------------------------| | | ODI AD A | ADLABA | | , | , | | | | 0 DLAB=0 | 0 DLAB=0 | 1 DLAB=0 | 2 | 2 | 3 | | Bit Number | Receive<br>Buffer<br>Register<br>(RBR)<br>Read-only | Transmitter<br>Holding<br>Register<br>(THR)<br>Write-only | Interrupt<br>Enable<br>Register<br>(IER) | Interrupt<br>ID<br>Register<br>(IIR)<br>Read-<br>only | FIFO<br>Control<br>Register<br>(FCR)<br>Write-only | Line<br>Control<br>Register<br>(LCR) | | 0 | data bit<br>0* | data bit 0 | enable<br>receive<br>data<br>available<br>interrupt<br>(ERBF) | 0 if<br>interrupt<br>pending | FIFO<br>enable | word<br>length<br>select bit<br>0 (WLS0) | | 1 | data bit 1 | data bit 1 | enable<br>transmitter<br>holding<br>register<br>empty<br>interrupt<br>(ETBEI) | interrupt<br>ID bit(0) | receiver<br>FIFO reset | word<br>length<br>select bit<br>1 (WLS1) | | 2 | data bit 2 | data bit 2 | enable<br>receiver<br>line status<br>interrupt<br>(ELSI) | interrupt<br>ID bit(1) | transmitter<br>FIFO reset | Number of<br>stop bits<br>(STB) | | 3 | data bit 3 | data bit 3 | enable<br>modem<br>status<br>interrupt<br>(EDSSI) | interrupt<br>ID<br>bit(2)** | DMA mode<br>select | parity<br>enable<br>(PEN) | | 4 | data bit 4 | data bit 4 | 0 | 0 | reserved | even<br>parity<br>select<br>(EPS) | | 5 | data bit 5 | data bit 5 | 0 | 0 | reserved | stick<br>parity | | 6 | data bit 6 | data bit 6 | 0 | 0 | receiver<br>trigger<br>(LSB) | set break | | 7 | data bit 7 | data bit 7 | 0 | 0 | receiver<br>trigger<br>(MSB) | divisor<br>latch<br>access bit<br>(DLAB) | <sup>\*</sup> Bit 0 is the LSB. It is the first bit serially transmitted or received. \*\* These bits are always in the TL16C450 mode. Source: Texas Instruments Table 5-4. Register Summary - 16550 Programmable UART (Continued) | | T | T | Pogiston A | duagas- | | | |------------|---------------------------------------|--------------------------------------------|---------------------------------------------|------------------------------|-------------------------------|-----------------------| | | | | Register Ad | | | | | | 4 | 5 | 6 | 7 | 0 DLAB=1 | 1 DLAB=0 | | Bit Number | Modem<br>Control<br>Register<br>(MCR) | Line<br>Status<br>Register<br>(LSR) | Modem<br>Status<br>Register<br>(MSR) | Scratch<br>Register<br>(SCR) | Divisor<br>Latch<br>(DLL) LSB | Latch<br>(DLM)<br>MSB | | 0 | data<br>terminal<br>ready (DTR) | data ready<br>(DR) | delta clear<br>to send<br>(DCTS) | bit 0 | bit 0 | bit8 | | 1 | request to<br>send (RTS) | overrun<br>error (OE) | delta data<br>set ready<br>(DDSR) | bit 1 | bit 1 | bit 9 | | 2 | out 1 | parity<br>error (PE) | trailing<br>edge ring<br>indicator<br>(TER) | bit 2 | bit 2 | bit 10 | | 3 | out 2 | framing<br>error (FE) | delta data<br>carrier<br>detect<br>(DDCD) | bit 3 | bit 3 | bit 11 | | 4 | loop | break<br>interrupt<br>(BI) | clear to<br>send (CTS) | bit 4 | bit 4 | bit 12 | | 5 | 0 | transmitter<br>holding<br>register<br>THRE | data set<br>ready (DSR) | bit 5 | bit 5 | bit 13 | | 6 | 0 | transmitter<br>empty<br>TEMT | ring<br>indicator<br>(RI) | bit 6 | bit 6 | bit 14 | | 7 | 0 | Error in<br>RCVR FIFO<br>** | data<br>carrier<br>detect<br>(DCD) | bit 7 | bit 7 | bit 15 | <sup>\*</sup> Bit 0 is the LSB. It is the first bit serially transmitted or received. \*\* These bits are always in the TL16C450 mode. Source: Texas Instruments #### 5.4.2. Receiver Buffer Register (RBR) The ACE's receiver section consists of a receiver shift register (RSR) and a receiver buffer register (RBR). The RBR is actually a 16-byte FIFO. Timing is supplied by the 16 X Receiver Clock (RCLK). Receiver section control is a function of the ACEs line control register. The ACE'S RSR receives serial data from the serial input (SIN) pin. The RSR then deserializes the data and moves it into the RBR FIFO. In TL16C450 mode, when a character is placed in the receiver buffer register and the received data available interrupt is enabled, an interrupt is generated. This interrupt is cleared when the data is read out of the receiver buffer register. In FIFO mode, the interrupts are generated based on the control setup in the FIFO control register. # 5.4.3. Transmitter Holding Register (THR) The ACE's transmitter section consists of a transmitter holding register (THR) and a transmitter shift register (TSR). The THR is actually a 16-byte FIFO. Timing is supplied by the baud out (BAUDOUT) clock signal. Transmitter section control is a function of the ACE's line control register. The ACE's THR receives data off the internal data bus and, when the shift register is idle, moves it into the TSR. The TSR serializes the data and outputs it at the serial output (SOUT). In TL16C450 mode, if the THR is empty and the transmitter holding register empty (THRE) interrupt is enabled, and interrupt is generated. This interrupt is cleared when a character is loaded into the register. In FIFO mode, the interrupts are generated based on the control setup in the FIFO control register. # 5.4.4. Interrupt Enable Register (IER) The interrupt enable register enables each of the five types of interrupts (Table 5-5) and the INTRPT output signal in response to an interrupt generation. The interrupt enable register can also be used to disable the interrupt system by setting bits 0 through 3 to logic 0. Table 5-4 summarizes the contents of this register and the following discusses it in detail. - Bit 0 This bit, when set to logic 1, enables the received data available interrupt. - Bit 1 This bit, when set to logic 1, enables the transmitter holding register empty interrupt. - Bit 2 This bit, when set to logic 1, enables the receiver line status interrupt. - Bit 3 This bit, when set to logic 1, enables the modem status interrupt. Bits 4 - 7 Bits 4 through 7 in the interrupt enable register are not used and are always set to logic 0. ### 5.4.5. FIFO Control Register (FCR) The FIFO control register (FCR) is a write-only register at the same location as the IIR, which is a read-only register. The FCR is used to enable the FIFOs, clear the FIFOs, set the receiver FIFO trigger level, and select the type of DMA signaling. - Bit 0 FCR0, when set to logic 1, enables the transmit and receive FIFOs. This bit must be a 1 when other FCR bits are written to or they will not be programmed. Changing this bit clears the FIFOs. - Bit 1 FCR1, when set to logic 1, clears all bytes in the receiver FIFO and resets its counter logic to 0. The shift register is not cleared. The 1 that is written to this bit position is self-clearing. - Bit 2 FCR2, when set to logic 1, clears all bytes in the transmit FIFO and resets its counter to 0. The shift register is not cleared. The 1 that is written to this bit position is self-clearing. - Bit 3 If FCR0 is a 1, setting FCR3 to a 1 causes the $\overline{RXRDY}$ and $\overline{TXRDY}$ to change from mode 0 to mode 1. - Bits 4 & 5 FCR4 and FCR5 are reserved for future use. - Bits 6 & 7 FCR6 and FCR7 are used to set the trigger level for the receiver FIFO interrupt. | • | Bit 7 | Bit 6 | Receiver<br>FIFO Trigger<br>Level<br>(Bytes) | |---|-------|-------|----------------------------------------------| | | 0 | 0 | 01 | | | 0 | 1 | 04 | | | 1 | 0 | 08 | | | 1 | 1 | 14 | # 5.4.6. Interrupt Identification Register (IIR) The ACE has an on-chip interrupt generation and prioritization capability that permits a flexible interface with most popular microprocessors. The ACE provides four prioritized levels of interrupts: - Priority 1 Receiver line status (highest priority) - Priority 2 Receiver data ready or receiver character timeout - Priority 3 Transmitter holding register empty #### Priority 4 Modem status (lowest priority) When an interrupt is generated, the interrupt identification register indicates that an interrupt is pending and the type of that interrupt in its three least significant bits (bits 0,1, and 2). Table 5-4 summarizes the contents of this register and Table 5-5 discusses it in detail. Each bit is as follows: - Bit 0 This bit can be used either in a hardwire-prioritized, or polled interrupt system. If this bit is a logic 0, an interrupt is pending. When bit 0 is a logic 1, no interrupt is pending. - Bits 1 & 2 These two bits are used to identify the highest priority interrupt pending, as indicated in Table 5-5. - Bits 4-5 These two bits are not used and are always set at logic 0. - Bits 6 & 7 These two bits are always 0 in the TL16C450 mode. They are set when bit 0 of the FIFO control register is equal to 1. | Table 5-5. Interrupt Control Function | Table | 5-5. | Interru | рt | Control | <b>Functions</b> | |---------------------------------------|-------|------|---------|----|---------|------------------| |---------------------------------------|-------|------|---------|----|---------|------------------| | | | | | , 0-0. II | tterrupt Con | or or a meno | 15 | |-----------------------------------------|-------|-------------------|-----------|-----------|-------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------------| | Interrupt<br>Identification<br>Register | | Priority<br>Level | Interrupt | Interrupt | Interrupt<br>Reset | | | | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Pri<br>Le | Туре | Source | Method | | 0 | 0 | 0 | 1 | None | None | None | _ | | 0 | 1 | 1 | 0 | 1 | Receiver line status | Overrun<br>error, parity<br>error,<br>framing<br>error or<br>break<br>interrupt | Reading the line status register | | 0 | 1 | 0 | 0 | 2 | Receiver<br>data<br>available | Receiver<br>data<br>available in<br>TL16C450<br>mode or<br>trigger level<br>reached in<br>the FIFO<br>mode. | Reading the receiver buffer register | Table 5-5. Interrupt Control Functions (Continued) | Interrupt<br>Identification<br>Register | | | ion | Priority<br>Level | Interrupt | Interrupt | Interrupt<br>Reset | | |-----------------------------------------|-------|-------|-------|-------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--| | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Pric<br>Le | Туре | Source | Method | | | 1 | 1 | 0 | 0 | 2 | Character<br>timeout<br>indication | No characters have been removed from or input to the receiver FIFO during the last four character times and there is a least one character in it during this time. | Reading the receiver buffer register | | | 0 | 0 | 1 | 0 | 3 | Transmitter<br>holding<br>register<br>empty | Transmitter<br>holding<br>register<br>empty | Reading the IIR (if source of interrupt) or writing into the transmitter holding register | | | 0 | 0 | 0 | 0 | 4 | Modem<br>status | Clear to<br>send, data<br>set ready,<br>ring<br>indicator, or<br>data carrier<br>detect | Reading the<br>modem<br>status<br>register | | # 5.4.7. Line Control Register (LCR) You can control the format of the asynchronous data communications exchange through the line control register. In addition, you can retrieve, inspect, and modify the contents of the line control register. This eliminates the need for separate storage of the line characteristics in system memory. Table 5-4 summarizes the contents of this register and the following discusses it in detail. Bits 0 & 1 These two bits specify the number of bits in each transmitted or received serial character. These bits are encoded as follows: | Bit 1 | Bit 0 | Word<br>Length | | |-------|-------|----------------|--| | 0 | 0 | 5 bits | | | 0 | 1 | 6 bits | | | 1 | 0 | 7 bits | | | 1 | 1 | 8 bits | | Bit 2 This bit specifies either one, one and one-half, or two-stop bits in each transmitted character. If bit 2 is a logic 0, one stop bit is generated in the data. If bit 2 is logic 1, the number of stop bits generated is dependent on the word length selected with bits 0 and 1. The receive clocks the first stop bit only, regardless of the number of stop bits selected. The number of stop bits generated, in relation to word length and bit 2, is shown in the following table: | | · · · · · · · · · · · · · · · · · · · | | |-------|-----------------------------------------------|-------------------------------------| | Bit 2 | Word<br>Length<br>Selected by<br>Bits 1 and 2 | Number of<br>Stop Bits<br>Generated | | 0 | Any word<br>length | 1 | | 1 | 5 bits | 1 1/2 | | 1 | 6 bits | 2 | | 1 | 7 bits | 2 | | 1 | 8 bits | 2 | Bit 3 This bit is the parity enable bit. When bit 3 is a logic 1, a parity bit is generated in transmitted data between the last data word bit and the first stop bit. In received data, if bit 3 is a logic 1, parity is checked. When bit 3 is a logic 0, no parity is generated or checked. ## 5.4.7. Line Control Register (LCR) You can control the format of the asynchronous data communications exchange through the line control register. In addition, you can retrieve, inspect, and modify the contents of the line control register. This eliminates the need for separate storage of the line characteristics in system memory. Table 5-4 summarizes the contents of this register and the following discusses it in detail. Bits 0 & 1 These two bits specify the number of bits in each transmitted or received serial character. These bits are encoded as follows: | Bit 1 | Bit 0 | Word<br>Length | | |-------|-------|----------------|--| | 0 | 0 | 5 bits | | | 0 | 1 | 6 bits | | | 1 | 0 | 7 bits | | | 1 | 1 | 8 bits | | Bit 2 This bit specifies either one, one and one-half, or two-stop bits in each transmitted character. If bit 2 is a logic 0, one stop bit is generated in the data. If bit 2 is logic 1, the number of stop bits generated is dependent on the word length selected with bits 0 and 1. The receive clocks the first stop bit only, regardless of the number of stop bits selected. The number of stop bits generated, in relation to word length and bit 2, is shown in the following table: | Bit 2 | Word<br>Length<br>Selected by<br>Bits 1 and 2 | Number of<br>Stop Bits<br>Generated | | |-------|-----------------------------------------------|-------------------------------------|--| | 0 | Any word<br>length | 1 | | | 1 | 5 bits | 1 1/2 | | | 1 | 6 bits | 2 | | | 1 | 7 bits | 2 | | | 1 | 8 bits | 2 | | Bit 3 This bit is the parity enable bit. When bit 3 is a logic 1, a parity bit is generated in transmitted data between the last data word bit and the first stop bit. In received data, if bit 3 is a logic 1, parity is checked. When bit 3 is a logic 0, no parity is generated or checked. - Bit 4 is the even parity select bit. When parity is enabled by bit 3; a logic 1 in bit 4 produces even parity (an even number of logic 1's in the data and parity bits) and a logic 0 in bit 4 produces odd parity (an odd number of logic 1's). - Bit 5 This is the stick parity bit. When bits 3, 4, and 5 are logic 1's, the parity bit is transmitted and checked as a logic 0. When bits 3 and 5 are logic 1's and bit 4 is a logic 0, the parity bit is transmitted and checked as a logic 1. If bit 5 is a logic 0, stick parity is disabled. - Bit 6 This bit is the break control bit. Bit 6 is set to a logic 1 to force a break condition, that is, a condition where the serial output (SOUT) pin is forced to the spacing (logic 0) state. When bit 6 is set to a logic 0, the break condition is disabled. The break condition has no effect on the transmitter logic; it only effects the serial output. - Bit 7 This bit is the divisor latch access bit (DLAB). Bit 7 must be set to a logic 1 to access the divisor latches of the baud generator during a read or write. Bit 7 must be set to a logic 0 during a read or write to access the receiver buffer, the transmitter holding register, or the interrupt enable register. # 5.4.8. Modem Control Register (MCR) The modem control register is an 8-bit register that controls an interface with a modem, data set, or peripheral device that is emulating a modem. Table 5-4 summarizes the contents of this register and the following discusses it in detail. - Bit 0 (DTR) controls the data terminal ready ( $\overline{DTR}$ ) output. Setting this bit to a logic 1 forces the $\overline{DTR}$ output to its low state. When bit 0 is set to a logic 0, $\overline{DTR}$ goes high. - Bit 1 (RTS) controls the request to sent (RTS) output in a manner identical to bit 0's control over the DTR output. - Bit 2 (OUT 1) controls the output 1 (OUT 1) signal, a user-designated output signal, in a manner identical to bit 0's control over the DTR output. - Bit 3 (OUT 2) controls the output 2 (OUT 2) signal, a user-designated output signal, in a manner identical to bit 0's control over the DTR output. - Bit 4 provides a local loopback feature for diagnostic testing of the ACE. When this bit is set to a logic high, the following occurs: - 1. The transmitter serial output (SOUT) is set high. - The receiver serial input (SIN) is disconnected. - 3. The output of the transmitter shift register is looped back into the receiver shift register input. - 4. The four modem control inputs ( $\overline{CTS}$ , $\overline{DSR}$ , $\overline{DCD}$ , and $\overline{RI}$ ) are disconnected. - 5. The four modem control outputs (DTR, RTS, OUT 1, and OUT 2) are internally connected to the our modem control inputs. - 6. The four modem control output pins are forced to their inactive states (high). In diagnostic mode, data that is transmitted is immediately received. This allows the processor to verify the transmit- and receive-data paths to the ACE. The receiver and transmitter interrupts are fully operational. The modem control interrupts are also operational but the modem control interrupt's sources are now the lower four bits of the modem control register instead of the four modem control inputs. All interrupts are still controlled by the interrupt enable register. Bits 5-7 These bits are permanently set to logic 0. # 5.4.9. Line Status Register $(LSR)^3$ The line status register provides information to the CPU concerning the status of data transfers. Table 5-4 summarizes the contents of this register and the following discusses it in detail. - Bit 0 Bit 0 is the data ready (DR) indicator for the receiver. This bit is set to a logic 1 condition whenever a complete incoming character has been received and transferred into the receiver buffer register or the FIFO and is reset to logic 0 by reading all of the data in the receiver buffer register or the FIFO. - Bit 1 is the overrun error (OE) indicator. When this bit is set to logic 1, it indicates that before the character in the receiver buffer register was read, it was overwritten by the next character transferred into the register. The OE indicator is reset every time the CPU reads the contents of the line status register. If FIFO mode data continues to fill the FIFO beyond the trigger level, an overrun error will occur only after the FIFO is full and the next character has been completely received in the shift register. OE is indicated to the CPU as soon as it happens. The character in the shift register is overwritten but is not transferred to the FIFO. <sup>3.</sup> The line status register is intended for read operations only; writing to this register in not recommended outside of a factory environment. <sup>4.</sup> Bits 1 through 4 are the error conditions that produce a receiver line status interrupt. - Bit 2 is the parity error (PE) indicator. When this bit is set to logic 1, it indicates that the parity of the received data character does not match the parity selected in the line control register (bit 4). The PE bit is reset every time the CPU reads the contents of the line status register. In FIFO mode, this error is associated with the particular character in the FIFO to which it applies. This error is revealed to the CPU when its associated character is at the top of the FIFO. - Bit 3<sup>5</sup> Bit 3 is the framing error (FE) indicator. When this bit is set to logic 1, it indicates that the received character did not have a valid (logic 1) stop bit. The FE bit is reset every time the CPU reads the contents of the line status register. In FIFO mode, this error is associated with the particular character in the FIFO to which it applies. This error is revealed to the CPU when its associated character is at the top of the FIFO. The ACE will try to resynchronize after a framing error. To accomplish this, it is assumed that the framing error is due to the next start bit. The ACE then samples this start bit twice and then accepts the input data. - Bit 4 is the break interrupt indicator. When this bit is set to logic 1, it indicates that the received data input was held in the logic 0 state for longer than a full-word transmission time. A full-word transmission time is defined as the total time of the start, data, parity, and stop bits. The B1 bit is reset every time the CPU reads the contents of the line status register. In FIFO mode, this error is associated with the particular character in the FIFO to which it applies. This error is revealed to the CPU when its associated character is at the top of the FIFO. When break occurs, only one 0 character is loaded into the FIFO. The next character transfer is enabled after SIN goes to the marking state and receives the next valid start bit. - Bit 5 is the transmitter holding register empty (THRE) indicator. This bit is set to logic 1 when the transmitter holding register is empty, indicating that the ACE is ready to accept a new character. If the THRE interrupt is enabled when the THRE bit is a logic 1, then an interrupt is generated. THRE is set to a logic 1 when the contents of the transmitter holding register are transferred to the transmitter shift register. This bit is reset to logic 0 concurrent with the loading of the transmitter holding register by the CPU. In FIFO mode, this bit is set when the transmit FIFO is empty; it is cleared when at least 1 byte is written to the transmit FIFO. <sup>5.</sup> Bits 1 through 4 are the error conditions that produce a receiver line status interrupt. - Bit 6 Bit 6 is the transmitter empty (TEMT) indicator. This bit is set to a logic 1 when the transmitter holding register and the transmitter shift register are both empty. When either the transmitter holding register or the transmitter shift register contains a data character, the TEMT bit is reset to logic 0. In FIFO mode, this bit is set to a 1 when the transmitter FIFO and shift register are both empty. - Bit 7 In the TL16C550A, this bit is always reset to logic 0. In TL16C450 mode, this bit is always a 0. In FIFO mode, LSR7 is set when there is at least one parity, framing, or break error in the FIFO. It is cleared when the microprocessor reads the LSR and there are no subsequent errors in the FIFO. # 5.4.10. Modem Status Register (MSR) The modem status register is an 8-bit register that provides information about the current state of the control lines from the modem, data set, or peripheral device to the CPU. Additionally, four bits of this register provides change information; when a control input from the modem changes state, the appropriate bit is set to logic 1. All four bits are reset to logic 0 when the CPU reads the modem status register. Table 5-4 summarizes the contents of this register and the following discusses it in detail. - Bit 0 Bit 0 is the change in clear to send (DCTS) indicator. This bit indicates that the CTS input has changed state since the last time it was read by the CPU. When this bit is a logic 1 and the modem status interrupt is enabled, a modem status interrupt is generated. - Bit 1 Bit 1 is the change in data set ready (DDSR) indicator. This bit indicates the DSR input has changed state since the last time it was read by the CPU. When this bit is a logic 1 and the modem status interrupt is enabled, a modem status interrupt is generated. - Bit 2 Bit 2 is the trailing edge of ring indicator (TERI) detector. This bit indicates that the $\overline{\text{RI}}$ input to the chip has changed from a low to high state. When this bit is a logic 1 and the modem status interrupt is enabled, a modem status interrupt is generated. - Bit 3 is the change in data carrier detect (CDDC) indicator. This bit indicates that the DCD input to the chip has changed state since the last time it was read by the CPU. When this bit is a logic 1 and the modem status interrupt is enabled, a modem status interrupt is generated. - Bit 4 is the compliment of the clear to send $(\overline{CTS})$ input. If bit 4 (loop) of the modem control register is set to a logic 1, this bit is equivalent to the modem control register bit 1 (RTS). - Bit 5 Bit 5 is the compliment of the data set ready $(\overline{DSR})$ input. If bit 4 (loop) of the modem control register is set to a logic 1, this bit is equivalent to the modem control register bit 1 (DTR). - Bit 6 Bit 6 is the compliment of the ring indicator $(\overline{RI})$ input., If bit 4 (loop) of the modem control register is set to a logic 1, this bit is equivalent to the modem control registers bit 2 (OUT 1). - Bit 7 is the compliment of the data carrier detect (DCD) input. If bit 4 (loop) of the modem control register is set to a logic 1, this bit is equivalent to the modem control registers bit 3 (OUT 2). #### 5.4.11. Scratch Register (SCR) The scratch register is an 8-bit register that is intended for you to use a scratch pad. It temporarily holds the your data without affecting any other ACE operation. The Mask/Poll register is located at I/O BASE + 7, which is the scratch register for port 1. Therefore, the scratch register for port 1 is not available. ## 5.4.12. Programmable Baud Generator The ACE contains a programmable baud generator that takes a clock input in the range between DC and 8 MHz and divides it by a divisor in the range between 1 and $2^{16}$ -1. The output frequency of the baud generator is sixteen times (16X) the baud rate. The formula for the divisor is: #### divisor # = XIN frequency input /(desired baud rate x 16) Two 8-bit registers, called divisor latches are used to store the divisor in a 16-bit binary format. These divisor latches must be loaded during initialization of the ACE in order to ensure desired operation of the baud generator. When either of the divisor latches is loaded, a 16-bit baud counter is also loaded to prevent long counts on initial load. For baud rates of 38.4 kilobits per second and below, the error obtained is very small. The accuracy of the selected baud rate is dependent on the selected crystal frequency. #### 5.4.13. FIFO Interrupt-Mode Operation When the receiver FIFO and receiver interrupts are enabled (FCR0=1,IERO=1) receiver interrupts will occur as follows: - The receive data available interrupt will be issued to the microprocessor when the FIFO has reached its programmed trigger level. It will be cleared as soon as the FIFO drops below its programmed trigger level. - 2. The IIR receive data available indication also occurs when the FIFO trigger level is reached, and, like the interrupt, it is cleared when the FIFO drops below the trigger level. - 3. The receiver line status interrupt (IIR=06), as before, has higher priority than the received data available (IIR=04) interrupt. - 4. The data ready bit (LSR0) is set as soon as a character is transferred from the shift register to the receiver FIFO. It is reset when the FIFO is empty. When the receiver FIFO and receiver interrupts are enabled, receiver FIFO timeout interrupts will occur as follows: - 1. FIFO timeout interrupt will occur if the following conditions exist: - At least one character is in the FIFO. - b. The most recent serial character received was longer than four continuous character times ago (if 2 stop bits are programmed, the second one is included in this time delay). - than four continuous character times ago. This causes a maximum character received to interrupt issued delayed of 160 ms at 300 baud with 12-bit character. - 2. Character times are calculated by using the RCLK input for a clock signal (this makes the delay proportional to the baud rate). - 3. When a timeout interrupt has occurred, it is cleared and the timer resets when the microprocessor reads one character from the receiver FIFO. - 4. When a timeout interrupt has not occurred, the timeout timer is reset after a new character is received or after the microprocessor reads the receiver FIFO. When the transmit FIFO and transmitter interrupts are enabled (FCR0=1, IER1=1), transmit interrupts will occur as follows: 1. The transmitter holding register interrupt (02) occurs when the transmit FIFO is empty. It is cleared as soon as the transmitter holding register is written to (1 to 16 characters may be written to the transmit FIFO while servicing this interrupt) or the IIR is read. - 2. The transmit FIFO empty indications will be delayed one character time minus the last stop bit time when the following occurs: - THRE=1 and there have not been at least two bytes at the same time in the transmit FIFO since the last THRE=1. - The first transmitter interrupt after changing FCR0 will be immediate, if it is enabled. Character timeout and receiver FIFO trigger level interrupts have the same priority as the current received data available interrupt; transmit FIFO empty has the same priority as the current transmitter holding register empty interrupt. # 5.4.14. FIFO Polled-Mode Operation With FCR0=1, resetting IER0, IER1, IER2, IER3, or all four put the ACE in the FIFO polled mode of operation. Since the receiver and transmitter are controlled separately, either one or both can be in the polled mode of operation. In this mode, the user program will check receiver and transmitter status through the LSR: - LSR0 will be set as long as there is one byte in the receiver FIFO. - 2. LSR1 through LSR4 will specify which error or errors have occurred. Character error status is handled the same way as when in the interrupt mode, the IIR is not affected since IER2=0. - 3. LSR5 will indicate when the transmit FIFO is empty. - LSR6 will indicate that both the transmit FIFO and shift registers are empty. - LSR7 will indicate whether there are any errors in the receiver FIFO. There is no trigger level reached or timeout conditions indicated in the FIFO polled mode. However, the receiver and transmit FIFOs are still fully capable of holding characters. This page was intentionally left blank. # 5.5. Principles of Operation of the 16552 DUART This complete subsection is an excerpt of the Data Transmission Circuits Data Book: Line Drivers, Receivers, Transceivers, UARTs provided by Texas Instruments (TI). If you want more information about the 16552 UART, contact your nearest TI Field Sales Office, local authorized TI distributor, or by writing directly to: Texas Instruments Incorporated LITERATURE RESPONSE CENTER P.O. Box 809066 Dallas, Texas 75380-9066 You can also call the TI Literature Response number at:(800) 477-8924 The following subsections contain information about these topics: - Detailed description of internal registers - Line control register (LCR) - Line status register (LSR) - FIFO control register (FCR) - Modem control register (MCR) - Modem status register (MSR) - Divisor latches - Scratchpad register (SCR) - Interrupt identification register (IIR) - Interrupt enable register (IER) - Receiver - Master reset - Programming - FIFO-interrupt-mode operation ## 5.5.1. Detailed Description of Internal Registers Three types of information are stored in the internal registers used in the ACE: - Control - Status - Data The following table shows the mnemonic abbreviations for the registers. | Control | Mnemonic | |---------------------------------------------|-----------------| | Line control register | LCR | | FIFO control register | FCR | | Modem control register | MCR | | Divisor latch LSB | DLL | | Divisor latch MSB | DLM | | Interrupt enable register | IER | | | | | Status | Mnemonic | | Status Line status register | Mnemonic<br>LSR | | | | | Line status register | LSR | | Line status register Modem status register | LSR<br>MSR | The address, read, and write inputs are used with the divisor latch access bit (DLAB) in the line control register (bit 7) to select the register to be written or read (see Table 5-6). Table 5-6. Serial Channel Internal Registers | DLAB | A2 | A1 | A0 | Mnemonic | Register | |------|----|----|----|---------------------------------------------------|--------------------------------------| | L | L | L | L | RBR | Receiver buffer register (read only) | | L | L | L | L | THR Transmitter holding register (write only) | | | L | L | L | Н | IER Interrupt enable regist | | | X | L | Н | L | IIR Interrupt identification register (read only) | | | Х | L | Н | L | FCR FIFO control register (write only) | | | X | L | Н | Н | LCR Line control register | | • Table 5-6. Serial Channel Internal Registers | DLAB | <b>A2</b> | A1 | A0 | Mnemonic | Register | | |------|-----------|----|----|---------------------------|-----------------------|--| | X | H | L | L | MCR Modem control registe | | | | X | Н | L | Н | LSR | Line status register | | | X | Н | Н | L | MSR | Modem status register | | | X | Н | H | Н | SCR | Scratch register | | | Н | L | L | L | DLL | Divisor latch (LSB) | | | Н | L | L | Н | DLM Divisor latch (MSB) | | | X = Irrelevant, L = Low level, H = High level **Note**: The serial channel is accessed when either $\overline{\text{CSO}}$ or $\overline{\text{CSI}}$ is low. Individual bits within the registers are referred to by the register mnemonic and the bit number in parenthesis. As an example, LCR (7) refers to the line control register bit 7. The transmitter buffer register and receiver buffer register are data registers that hold from five to eight bits of data. If less than eight data bits are transmitted, data is right justified to the LSB. Bit 0 of a data word is always the first serial data bit received and transmitted. The ACE data registers are double buffered so that read and write operations may be performed when the ACE is performing the parallel-to-serial or serial-to-parallel conversion. Table 5-7. Register Summary for the 16552 Programmable DUART | DOALI | | | | | | | | | |---------|--------------------|------------------------------------------|--------------------------------|-------------------------------------------|-----------------------------------|--|--|--| | | Register | Registers Bit Number | | | | | | | | Address | Mnemonic | Bit 7 | Bit 6 | Bit 5 | Bit 4 | | | | | 0 | RBR read-<br>only | data bit 7<br>(MSB) | data bit 6 | data bit 5 | data bit 4 | | | | | 0 | THR write-<br>only | data bit 7 | data bit 6 | data bit 5 | data bit 4 | | | | | 0* | DDL | bit 7 | bit 6 | bit 5 | bit 4 | | | | | 1° | DLM | bit 15 | bit 14 | bit 13 | bit 12 | | | | | 1 | IER | 0 | 0 | 0 | 0 | | | | | 2 | FCR write-<br>only | RCVR<br>trigger<br>level<br>(MSB) | RCVR<br>trigger level<br>(LSB) | Reserved | Reserved | | | | | 2 | IIR read-<br>only | FIFOs<br>enabled** | FIFOs<br>enabled** | 0 | 0 | | | | | 3 | LCR | divisor<br>latch<br>access bit<br>(DLAB) | set break | stick parity | even<br>parity<br>select<br>(EPS) | | | | | 4 | MCR | 0 | 0 | 0 | loop | | | | | 5 | LSR | error in<br>RCVR<br>FIFO ** | transmitter<br>empty<br>(TEMT) | transmitter holding register empty (THRE) | break<br>interrupt<br>(BI) | | | | | 6 | MSR | data<br>carrier<br>detect<br>(DCD) | ring<br>indicator<br>(RI) | data set<br>ready (DSR) | clear to<br>send<br>(CTS) | | | | | 7 | SCR | Bit 7 | Bit 6 | Bit 5 | Bit 4 | | | | <sup>\*</sup> DLAB=1 **Source: Texas Instruments** <sup>\*\*</sup> These bits are always 0 when FIFOs are disabled. Table 5-7. Register Summary for the 16552 Programmable DUART (Continued) | Mudiess | Register<br>Mnemonic<br>RBR read- | Bit 3 | Bit 2 | Bit Number | | |---------|-----------------------------------|------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------| | | RBR read- | Bit 3 | Rit 2 | T | | | 0 | | | DIC 2 | Bit 1 | Bit 0 | | | only | data bit 3 | data bit 2 | data bit 1 | data bit 0<br>(LSB) | | 0 | THR write-<br>only | data bit 3 | data bit 2 | data bit 1 | data bit 0 | | 0* | DLL | bit 3 | bit 2 | bit 1 | bit 0 | | 1° | DLM | bit 11 | bit 10 | bit 9 | bit 8 | | 1 | IER | enable<br>modem<br>status<br>interrupt<br>(EDSSI) | enable<br>receiver<br>line<br>status<br>interrupt<br>(ERRLSI) | enable<br>transmitter<br>holding<br>register<br>empty<br>interrupt | enable<br>received<br>data<br>available<br>interrupt<br>(ERBFI) | | 2 I | FCR write-<br>only | DMA<br>mode<br>select | XMIT<br>FIFO<br>reset | RCVR FIFO<br>reset | FIFO<br>enable | | 2 111 | R read-only | interrupt<br>ID<br>bit(2)** | interrupt<br>ID bit(1) | interrupt<br>ID bit 0 | 0 if interrupt pending | | 3 | LCR | parity<br>enable<br>(PEN) | number<br>of stop<br>bits (STB) | word length<br>select bit<br>(WLSB) | word<br>length<br>select bit<br>0 (WLSB0) | | 4 | MCR | enable<br>external<br>interrupt<br>(INT0 or<br>INT1) | OUT1 (an<br>unused<br>internal<br>signal | request to<br>send (RTS) | data<br>terminal<br>ready<br>(DTR) | | 5 | LSR | framing<br>error (FE) | parity<br>error (PE) | overrun<br>error (OE) | data<br>ready<br>(DR) | | 6 | MSR | delta data<br>carrier<br>detect<br>(DDCD) | trailing<br>edge ring<br>indicator<br>(TERI) | delta data<br>set ready<br>(DDSR) | delta data<br>clear to<br>send<br>(DCTS) | | 7 | SCR | Bit 3 | Bit 2 | Bit 1 | Bit 0 | <sup>\*</sup> DLAB=1 Source: Texas Instruments <sup>\*\*</sup> These bits are always 0 when FIFOs are disabled. #### 5.5.2. Line Control Register (LCR) The format of the data character is controlled by the line control register, the LCR may be read. Its contents are described below and shown in Figure 5-1. | LCR Bit | Description | | |----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | LCR(0) and<br>LCR(1) word<br>length select bit 1 | The number of bits in each serial character is programmed as shown in Figure 5-1. | | | LCR(2) stop bit<br>select bit 2 | LCR(2) specifies the number of stop bits in each transmitted character as shown in Figure 5-1. The receiver always checks for one stop bit. | | | LCR(3) parity<br>enable bit 3 | When LCR(3) is high, a parity bit between the last data word bit and stop bit is generated and checked. | | | LCR(4) even parity select bit 4 | When enabled, a logic one selects even parity. | | | LCR(5) stick<br>parity bit 5 | When parity is enabled (LCR(3)=1), LCR(5)=1 causes the transmission and reception of a parity bit to be in the opposite state from the value of LCR(4). This forces parity to a known state and allows the receiver to check the parity bit in a known state. | | | | When LCR(6) is set to logic 1, the serial output (SOUT1/SOUT0) is forced to the spacing state (low). The break control bit acts only on the serial output and does not affect the transmitter logic. If the following sequence in used, no invalid characters will be transmitted because of the break: | | | LCR(6) break<br>control bit 6 | 1. Load a zero byte in response to the transmitter holding register empty (THRE) status indication. | | | | 2. Set the break in response to the next THRE status information. | | | | 3. Wait for the transmitter to be idle when transmitter empty status signal is set high (TEMT=1). Then clear the break when the normal transmission has to be restored. | | | LCR(7) divisor<br>latch access bit<br>(DLAB) bit 7 | Bit 7 must be set high (logic 1) to access the divisor latches DLL and DLM of the baud rate generator during a read or write operation. LCR(7) must be input low (logic 0) to access the receiver buffer register, the transmitter holding register or the interrupt enable register. | | Figure 5-1. Line Control Register #### 5.5.3. Line Status Register (LSR) The line status register (LSR) is a single register that provides status indications. Table 5-7 summarizes the contents of this register and the following discusses it in detail. Table 5-8. Line Status Register Descriptions | LSR Bit | Description | |---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LSR(0) data<br>ready (DR)<br>bit 0 | Data ready is set high when an incoming character has been received and transferred into the receiver buffer register or the FIFO. LSR(0) is reset low by a CPU read of the data in the receiver buffer register or the FIFO. | | LSR(1)<br>overrun error<br>(OE) bit 1 | Overrun error indicates that data in the receiver buffer register was not read by the CPU before the next character was transferred into the receiver buffer register overwriting the previous character. The OE indicator is reset whenever the CPU reads the contents of the line status register. An overrun error will occur in FIFO mode after the FIFO is full and the next character is completely received. The overrun error is detected by the CPU on the first LSR read after it happens. The character in the shift register is not transferred to the FIFO but it is overwritten. | | Table 5-8. | Line Status | Register | Descriptions ( | Continued) | |------------|-------------|----------|----------------|------------| | | | | | | | LSR Bit | Description | | | |-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | LSR(2) parity<br>error (PE) bit<br>2 | Parity error indicates that the received data character does not have the correct parity as selected by LCR(3) and LCR(4). The PE bit is set high upon detection of a parity error and is reset low when the CPU reads the contents of the LSR. In FIFO mode, the parity error is associated with a particular character in the FIFO. LSR(2) reflects the error when the character is at the top of the FIFO. | | | | LSR(3)<br>framing error<br>(FE) bit 3 | Framing error indicates that the received character did not have a valid stop bit. LSR(3) is set high when the stop bit following the last data bit or parity bit is detected as a zero bit (spacing level). The FE indicator is reset low when the CPU reads the contents of the LSR. In FIFO mode, the framing error is associated with a particular character in the FIFO. LSR(3) reflects the error when the character is at the top of the FIFO. | | | | LSR(4) break<br>interrupt (BI)<br>bit 4 | Break interrupt is set high when the received data input is held in the spacing (logic 0) state for longer than a full word transmission time (start bit + data bits + parity + stop bits). The BI indicator is reset when the CPU reads the contents of the line status register. In FIFO mode, this is associated with a particular character in the FIFO. LSR(2) reflects the BI when the break character is at the top of the FIFO. The error is detected by the CPU when its associated character is at the top of the FIFO during the first LSR read. Only one zero character is loaded into the FIFO when BI occurs. | | | | | LSR(1) through LSR(4) are the error conditions that produce a receiver line status interrupt (priority 1 interrupt in the interrupt identification register (IIR)) when any of the conditions are detected. This interrupt is enabled by setting IER(2)=1 in the interrupt enable register. | | | | LSR5(5)<br>transmitter<br>holder<br>register<br>empty<br>(THRE) bit 5 | THRE indicates that the ACE is ready to accept a new character for transmission. The THRE bit is set high when a character is transferred from the transmitter holding register into the transmitter shift register. LSR(5) is reset low by the loading of the transmitter holding register by the CPU. LSR(5) is not reset by a CPU read of the LSR. In FIFO mode, when the XMIT FIFO is empty, this bit is set. It is cleared when one byte is written to the XMIT FIFO. When the THRE interrupt is enabled by IER(1), THRE causes a priority 3 interrupt in the IIR. If THRE is the interrupt source indicated in IIR, INTRPT is cleared by a read of the IIR. | | | Table 5-8. Line Status Register Descriptions (Continued) | LSR Bit | Description | |------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LSR(6)<br>transmitter<br>empty<br>(TEMT) bit 6 | TEMT is set high when the transmitter holding register (THR) and the transmitter shift register (TSR) are both empty. LSR(6) is reset low when a character is loaded into the THR and remains low until the character is transferred out of SOUT. TEMT is not reset low by a CPU read of the LSR. In the FIFO mode, when both the transmitter FIFO and shift register are empty, this bit is set to one. | | LSR(7) RCVR<br>FIFO error<br>bit 7 | The LSR(7) bit is always 0 in the TL16C450 mode. In FIFO mode, it is set when at least one of the following data errors is in the FIFO: parity error, framing error, or break interrupt indication. It is cleared when the CPU reads the LSR if there are no subsequent errors in the FIFO. | **Note:** The line status register may be written. However, this function is intended only for factory test. It should be considered as read only by applications software. Table 5-9. Line Status Register Bits | LSR Bits | 1 | 0 | |------------------------------------------|---------------|------------------| | LSR0 data ready (DR) | Ready | Not ready | | LSR1 overrun error (OE) | Error | No error | | LSR2 parity error (PE) | Error | No error | | LSR3 framing error (FE) | Error | No error | | LSR4 break interrupt (BI) | Break | No break | | LSR5 transmitter holding register (THRE) | Empty | Not empty | | LSR6 transmitter empty (TEMT) | Empty | Not empty | | LSR7 RCVR FIFO error | Error in FIFO | No error in FIFO | #### 5.5.4. FIFO Control Register (FCR) This write-only register is at the same location as the IIR. It is used to enable and clear the FIFOs, set the trigger level of the RCVR FIFO, and select the type of DMA signaling. | FCR Bit | Description | | | |--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | FCR(0) | Enables both the XMIT and RCVR FIFOs. All bytes in both FIFOs can be cleared by resetting FCR(0). Data is cleared automatically from the FIFOs when changing from FIFO mode to TL16C450 mode and vice versa. Programming of other FCR bits is enabled by setting FCR(0)=1. | | | | FCR(1)=1 | Clears all bytes in the RCVR FIFO and resets the counter logic to 0. This does not clear the shift register. | | | | FCR(2)=1 | Clears all bytes in the XMIT FIFO and resets the counter logic 0. This does not clear the shift register. | | | | FCR(3)=1 | Changes the $\overline{RXRDY}$ and $\overline{TXRDY}$ pins from mode 0 to mode 1 if $FCR(0)=1$ . | | | | FCR(4) -<br>FCR(5) | These two bits are reserved for future use. | | | | | These two bits are used for setting the trigger level for the RCVR FIFO interrupt as follows: | | | | FCR(5) -<br>FCR(7) | RCVR FIFO Bit 7 Bit 6 Trigger Level (Bytes) 0 0 0 01 0 1 04 1 0 08 1 1 1 14 | | | #### 5.5.5. Modem Control Register (MCR) The modem control register (MCR) controls the interface with the modem or data set as described in Figure 5-2. MCR can be written and read. The $\overline{\text{RTS}}$ and $\overline{\text{DTR}}$ outputs are directly controlled by their control bits in this register. A high input asserts a low (true) at the output pins 0, 1, 2, 3, and 4 are shown as follows. | MCR Bit | Description | | | |---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | MCR(0) | When MCR(0) is set high, the $\overline{DTR}$ output is forced low. When MCR(0) is reset low, the $\overline{DTR}$ output is forced high. The $\overline{DTR}$ output of the serial channel may be input into an inverting line driver in order to obtain the proper polarity input at the modem or data set. | | | | MCR(1) | When MCR(1) is set high, the $\overline{\text{RTS}}$ output is forced low. When MCR(1) is reset low, the $\overline{\text{RTS}}$ output is forced high. The $\overline{\text{RTS}}$ output of the serial channel may be input into an inverting line driver to obtain the proper polarity input at the modem or data set. | | | | MCR Bit | Description | | |--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | MCR(2) | When MCR(2) is set high, OUT1 is forced low. | | | MCR(3) | When MCR(3) is set high, the OUT2 output is forced low. | | | MCR(4) | MCR(4) provides a local loopback feature for diagnostic testing of the channel. When MCR(4) is set high, serial output (SOUT) is set to the marking (logic 1) state, and the receiver data input serial input (SIN) is disconnected. The output of the transmitter shift register is looped back into the receiver shift register input. The four modem control inputs (CTS, DSR, DCD, and RI) are disconnected. The modem control outputs (DTR, RTS, OUT1, and OUT2) are internally connected to the four modem control inputs. The modem control output pins are forced to their inactive state (high) on the TL16C552. In diagnostic mode, data transmitted is immediately received. This allows the processor to verify the transmit and receive data paths of the selected serial channel. Interrupts are generated by controlling the lower four MCR bits internally. Interrupts are not generated by activity on the external pins represented by those four bits. | | | MCR(5) –<br>MCR(7) | Permanently set to logic 0. | | Figure 5-2. Modem Control Register Contents #### 5.5.6. Modem Status Register (MSR) The MSR provides the CPU with status of the modem input lines from the modem or peripheral devices. The MSR allows the CPU to read the serial channel modem signal inputs by accessing the data bus interface of the ACE in addition to the current status of four bits of the MSR that indicate whether the modem inputs have changed since the last reading of the MSR. The delta status bits are set high when a control input from the modem changes state and reset low when the CPU reads the MSR. The modem input lines are $\overline{CTS}$ , $\overline{DSR}$ , $\overline{RI}$ , and $\overline{DCD}$ . MSR(4) - MSR(7) are status indications of these lines. A status bit = 1 indicates the input is a low. A status bit = 0 indicates the input is high. If the modem status interrupt in the interrupt enable register is enabled (IER(3)), an interrupt is generated whenever MSR(0) - MSR(3) is set to a one. The MSR is a priority 4 interrupt. The contents of the modem status register are described in Table 5-10 | MSR Bit | Description | |-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MSR(0) delta<br>clear to send<br>(DCTS) bit 0 | DCTS displays that the CTS input to the serial channel has changed state since it was last read by the CPU. | | MSR(1) delta<br>data set ready<br>(DDSR) bit 1 | DDSR indicates that the $\overline{\rm DSR}$ input to the serial channel has changed state since the last time it was read by the CPU. | | MSR(2)<br>trailing edge<br>of ring<br>indicator<br>(TERI) bit 2 | TERI indicates that $\overline{RI}$ input to the serial channel has changed state from low to high since the last time it was read by the CPU. High-to-low transitions on RI do not activate TERI. | | MSR(3) delta<br>data carrier<br>detect<br>(DDCD) bit 3 | DDCD indicates that the $\overline{DCD}$ input to the serial channel has changed state since the last time it was read by the CPU. | | MSR(4) clear<br>to send (CTS)<br>bit 4 | CTS is the complement of the $\overline{\text{CTS}}$ input from the modem indicating to the serial channel that the modem is ready to receive data from the serial channel's transmitter output (SOUT). If the serial channel is in loop mode ((MCR(4)=1), MSR(4) reflects the value to RTS in the MCR. | | MSR(5) data<br>set ready<br>(DSR) bit 5 | DSR is the complement of the $\overline{DSR}$ input from the modem to the serial channel that indicates that the modem is ready to provide received data to the serial channel receiver circuitry. If the channel is in loop mode (MCR(4)=1), MSR(5) reflects the value of DTR in the MCR. | | MSR Bit | Description | | |----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | MSR(6) ring<br>indicator (RI)<br>bit 6 | RI is the complement of the RI input. If the channel is in loop mode (MCR(4)=1), MSR(6) reflects the value of OUT1 in the MCR. | | | | Data carrier detect indicates the status of the data carrier detect $(\overline{DCD})$ input. If the channel is in loop mode $(MCR(4)=1)$ , $MSR(7)$ reflects the value of OUT2 in the MCR. | | | MSR(7) data<br>carrier detect<br>(DCD) bit 7 | Reading the MSR register clears the delta modem status indications but has no effect on the other status bits. For LSR and MSR, the setting of status bits is inhibited during status register read operations. If a status condition is generated during a read $\overline{\text{IOR}}$ operation, the status bit is not set until the trailing edge of the read. If a status bit is set during a read operation, and the same status condition occurs, that status bit will be cleared at the trailing edge on the read instead of being set again. In loopback mode, when modem status interrupts are enabled, the $\overline{\text{CTS}}$ , $\overline{\text{DSR}}$ , $\overline{\text{RI}}$ and $\overline{\text{DCD}}$ input pins are ignored. However, a modem status interrupt may still be generated by writing to MCR3 – MCR0. Applications software should not write to the modem status register. | | Table 5-10. Modem Status Register Bits | MSR Bit | Mnemonic | Description | |---------|------------------------|---------------------------------| | MSR(0) | DCTS | Delta clear to send | | MSR(1) | DDSR | Delta clear set ready | | MSR(2) | TERI | Trailing edge of ring indicator | | MSR(3) | DDCD | Delta data carrier detect | | MSR(4) | $\overline{ ext{CTS}}$ | Clear to send | | MSR(5) | DSR | Data set ready | | MSR(6) | RI | Ring indicator | | MSR(7) | DCD | Data carrier detect | #### 5.5.7. Divisor Latches The ACE serial channel contains a programmable baud-rate generator (BRG) that divides the clock (DC to 8 MHz) by any divisor from 1 to $2^{16}$ -1. The output frequency of the baud generator is: #### 16x the data rate (divisor#=clock/(baud rate x 16) This is referred to in this document as RCLK. Two 8-bit divisor latch registers store the divisor in a 16-bit binary format. These divisor latch registers must be loaded during initialization. Upon loading either of the divisor latches, a 16-bit baud counter is immediately loaded. This prevents long counts on initial load. The BRG can use any of three different popular frequencies to provide standard baud rates. These frequencies are 1.8432 MHz, 3.072 MHz, and 8 MHz. With these frequencies, standard bit rates from 50 to 512K bps are available. #### 5.5.8. Scratchpad Register (SCR) The scratchpad register is an 8-bit read/write register that has no effect on either channel in the ACE. It is intended to be used by you to hold data temporarily. The Mask/Poll register for ports 1 through 8 is located at I/O BASE + 7, which is the scratch register for port 1. The Mask/Poll register for ports 9 through 16 is located at I/O BASE + 47, which is scratchpad register for port 8. Therefore, the scratchpad registers for ports 1 and 8 are not available. #### 5.5.9. Interrupt Identification Register (IIR) In order to minimize software overhead during data character transfers, the serial channel prioritizes interrupts into four levels. The four levels of interrupt conditions are as follows: - 1 Receiver line status (priority 1) - 2. Received data ready (priority 2) or character timeout - 3. Transmitter holding register empty (priority 3) - 4. Modem status (priority 4) Information indicating that a prioritized interrupt is pending and the type of interrupt is stored in the interrupt identification register (IIR). The IIR indicates the highest priority interrupt pending The contents of the IIR are indicated in Table 5-11. Table 5-11. Interrupt Identification Register | FIFO Mode<br>Only | Intournet | 2 8 2 | negister | Interrupt | | Set and Reset | Functions | |-------------------|-----------|-------|----------|-------------------|----------------------|----------------------|----------------------------| | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Priority<br>Level | Interrupt<br>Type | Interrupt<br>Source | Interrupt Reset<br>Control | | 0 | 0 | 0 | 1 | - | None | None | - | | 0 | 1 | 1 | 0 | 1st | Receiver line status | OE, PE, FE,<br>or BI | LSR read | Table 5-11. Interrupt Identification Register | FIFO Mode<br>Only | 1 | Interrupt<br>Identification<br>Register | | | Interrupt | Set and Reset | Functions | |-------------------|-------|-----------------------------------------|-------|-------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------| | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Priority<br>Level | Interrupt<br>Type | Interrupt<br>Source | Interrupt Reset<br>Control | | 0 | 1 | 0 | 0 | 2nd | Received<br>data available | Receiver<br>data available<br>or trigger<br>level reached | RBR read until FIFO<br>drops below the<br>trigger level | | 1 | 1 | 0 | 0 | 2nd | Character<br>timeout<br>indication | No characters have been removed from or input to the receiver FIFO during the last four character times and there is at least one character in it during this time. | RBR read | | 0 | 0 | 1 | 0 | 3rd | THRE | THRE | IIR read if THRE is<br>the interrupt source<br>or THR write | | 0 | 0 | 0 | 0 | 4th | Modem status | $\overline{\text{CTS}}, \overline{\text{DSR}}, \overline{\text{RI}},$ or $\overline{\text{DCD}}$ | MSR read | IIR(0) Can be used to indicate whether an interrupt is pending. When IIR(0) is low, an interrupt is pending. IIR(1) & IIR(2) Are used to identify the highest priority interrupt pending as indicated in Table 5-11. IIR(3 This bit is always logic 0 when in the TL16C450 mode. This bit is set along with bit 2 when in FIFO mode and a trigger change level interrupt is pending. IIR(4) & IIR(5) These two bits are always set to logic 0. IIR(6) & IIR(7) FCR(0)=1 sets these two bits. #### 5.5.10. Interrupt Enable Register (IER) The interrupt enable register (IER) is used to independently enable the four serial channel interrupt sources that activate the interrupt (INT0 or INT1) output. All interrupts are disabled by resetting IER(0)-IER(3) of the interrupt enable register. Interrupts are enabled by setting the appropriate bits of the IER high. Disabling the interrupt system inhibits the interrupt identification register and the active (high) interrupt output. All other system functions operate in their normal manner, including the setting of the line status and modern status registers. The contents of the interrupt enable register are described below. - IER(0) When set to one, IER(0) enables the received data available interrupt and the timeout interrupts in FIFO mode. - IER(1) When set to one, IER(1) enables the transmitter holding register empty interrupt. - IER(2) When set to one, IER(2) enables the receiver line status interrupt. - IER(3) When set to one, IER(3) enables the modem status interrupt. IER(4)& IER(7) These four bits of the IER are logic 0. #### 5.5.11. Receiver Serial asynchronous data is input into the SIN pin. The ACE continually searches for a high-to-low transition from the idle state. When the transmission is detected, a counter is reset, and counts the 16X clock to 7 1/2, which is the center of the start bit. The start bit is valid if the SIN is still low. Verifying the start bits prevents the receiver from assembling a false data character due to a low-going noise spike on the SIN input. The line control register determines the number of data bits in a character [LCR(0), LCR(1)]. If parity is used, LCR(3) and the polarity of parity LCR(4) are needed. Status for the receiver is provided in the line status register. When a full character is received, including parity and stop bits, the data received indication in LSR(0) is set high. The CPU reads the receiver buffer register, which resets LSR(0). If the character is not read prior to a new character transfer from the RSR to the RBR, the overrun error status indication is set in LSR(1). If there is a parity error, the parity error is set in LSR(2). If a stop bit is not detected, a framing error indication is set in LSR(3). If the data into SIN is a symmetrical square wave, the center of the data cells will occur within -+ 3.125% of the actual center, providing an error margin of 46.875%. The start bit can begin as much as one 16x clock cycle prior to being detected. ÷ #### 5.5.12. Master Reset After power up, the ACE $\overline{\text{RESET}}$ input should be held low for one microsecond to reset the ACE circuits to an idle mode until initialization. A low on $\overline{\text{RESET}}$ causes the following: - 1. Initializes the transmitter and receiver clock counters. - 2. Clears the line status register(LSR), except for transmitter shift register empty (TEMT) and transmit holding register empty (THRE), which are set. The modem control register (MCR) is also cleared. All of the discrete lines, memory elements, and miscellaneous logic associated with these register bits are also cleared or turned off. The line control register (LCR), divisor latches, receiver buffer register, and transmitter buffer register are not affected. Following the removal of the reset condition ( $\overline{\text{RESET}}$ high), the ACE remains in idle mode until programmed. A hardware reset of the ACE sets the THRE and TEMT status bit in the LSR. When interrupts are subsequently enabled, an interrupt occurs due to THRE. #### 5.5.13. Programming The serial channel of the ACE is programmed by the control registers: - LCR - IER - DLL - DLM - MCR - FCR These control words define the following - Character length - Number of stop bits - Parity - Baud rate - Modem interface While the control registers can be written in any order, the IER should be written last, because it controls the interrupt enables. Once the serial channel is programmed and operational, these registers can be updated any time the ACE serial channel is not transmitting or receiving data. #### 5.5.14. FIFO-Interrupt-Mode Operation The following RCVR status occurs when the RCVR FIFO and receiver interrupts are enabled: - 1. LSR(0) is set when a character is transferred from the shift register to the RCVR FIFO. When the FIFO is empty, it is reset. - 2. IIR=06 receiver line status interrupt has higher priority than the received data available interrupt IIR=04. - 3. Received data available interrupt will be issued to the CPU when the programmed trigger level is reached by the FIFO. As soon as the FIFO drops below its programmed trigger level, it will be cleared. - 4. IIR=04 (received data available indication) also occurs when the FIFO reaches its trigger level. It is cleared when the FIFO drops below the programmed trigger level. The following RCVR FIFO character timeout status occurs when RCVR FIFO and receiver interrupts are enabled. - 1. If the following conditions exist, a FIFO character timeout occurs - Minimum of one character in FIFO. - Last received serial character was longer than 4 continuous previous character times ago (if two stop bits are programmed, the second one is included in the time delay). - The last CPU read of the FIFO was more than 4 continuous character times earlier. At 300 baud and 12-bit characters, the FIFO timeout interrupt causes a latency of 160 ms maximum from received character to interrupt issued. - 2. By using the RCLK input for a clock signal, the character times can be calculated. The delay is proportional to the baud rate. - 3. The timeout timer is reset after the CPU reads the RCVR FIFO or after a new character is received, when there has been no timeout interrupt. - 4. A timeout interrupt is cleared and the timer is reset when the CPU reads a character from the RCVR FIFO. XMIT interrupts occur as follows when the transmitter and XMIT FIFO interrupts are enabled (FCRO=1, IER=1). - 1. When the transmitter FIFO is empty, the transmitter holding register interrupt (IIR=02) occurs. The interrupt is cleared as soon as the transmitter holding register is written to or the IIR is read. One to sixteen characters may be written to the transmit FIFO when servicing this interrupt. - 2. The XMIT FIFO empty indications will be delayed one character time minus the last stop bit time whenever the following occurs: - THRE=1 and there has not been a minimum of two bytes at the same time in XMIT FIFO, since the last THRE=1. - The first transmitter interrupt after changing FCR0 will be immediate, however, assuming it is enabled. RCVR FIFO trigger level and character timeout interrupts have the same priority as the received data available interrupt. The transmitter holding register empty interrupt has the same priority as the transmitter FIFO empty interrupt. # Appendix A. Troubleshooting and Support #### A.1. Troubleshooting If installation fails or you are trying to resolve a problem, you should verify the following before calling Comtrol technical support line: - Reinstall the controller selecting a different I/O address range (see Table A-1 for common I/O addresses). - Check the signals between your peripherals and the interface box to verify that they match (if applicable). - Check to make sure the cables are connected properly. - Reseat the controller in the slot (the power should be off). - Reboot the system. If you have not been able to get the controller operating: - 1. Turn off your PC and insert the diagnostic diskette. - 2. Boot the PC and follow the instructions provided by the diagnostic diskette. Table A-1. System I/O Addresses | | able A-1. Bys | Addresses | |------------------|------------------------|--------------------------| | Address<br>Block | Addresses<br>Used | Description | | 000 - 03F | | Reserved for Motherboard | | 040 - 07F | | Reserved for Motherboard | | 080 - 0BF | | Reserved for Motherboard | | 0C0 - 0FF | | Reserved for Motherboard | | 100 – 13F | | | | 140 – 17F | | | | 180 – 1BF | | | | 1C0 – 1FF | 1F0 – 1F8 | Fixed Disk | | 200 – 23F | 218 – 21B | Comtrol controllers | | 240 - 27F | 278 – 27F | LPT2 | | 280 – 2BF | | | | 2C0 – 2FF | 2E8 – 2EF<br>2F8 – 2FF | COM4<br>COM2 | | 300 – 33F | 318 – 31B | Comtrol controllers | Table A-1. System I/O Addresses (Continued) | Address<br>Block | Addresses<br>Used | Description | |------------------|--------------------------------------------------|--------------------------------------------------------------------| | 340 - 37F | 378 – 37F | LPT1 | | 380 – 3BF | 3B0 – 3BF | Monochrome display and<br>LPT3 | | 3C0 – 3FF | 3D0 – 3DF<br>3E8 – 3EF<br>3F0 – 3F7<br>3F8 – 3FF | Graphics Monitor Adapter<br>COM3<br>Floppy Disk Controller<br>COM1 | #### A.2. Placing a Support Call Before you place a technical support call to Comtrol, please make sure that you have the following information. The following table provides you with an area to enter the required information. Table A-2. Support Call Information | Table 17-2: Support Can Information | | | | |-----------------------------------------------------------------------------------------|-------------------------|--|--| | Item | Your System Information | | | | Controller type | | | | | Interface type | | | | | I/O address | | | | | Interrupt (IRQ) number | | | | | Operating system type and release | | | | | Device driver release<br>number | | | | | PC make, model, and speed | | | | | List of other devices in<br>the PC and their<br>addresses | | | | | List any error messages<br>from the system, device<br>driver, or diagnostic<br>software | | | | After you have gathered this information, contact Comtrol using one of the following methods: email: support@Comtrol.com FAX: (612) 631-8117 (US) or (44) 869-323-211 (UK) Toll free: (800) 926-6876 (US) Phone: (612) 631-7654 (US) or (44) 869-323-220 A-4 # Appendix B. Warranty Comtrol Corporation provides: - A 30-day money-back guarantee - A limited five (5) year warranty (US and Canada) - Support for your Comtrol controller for 5 years from the date of purchase. - \*Check with your distributor for guarantee conditions in countries other than the U.S.A. and Canada. ### **B.1.** Limited Warranty Comtrol Corporation, Inc. ("the Company") and its affiliate (Comtrol Europe, Ltd.) make no representations or warranties, expressed or implied including warranties of merchantability, noninfringement, and fitness for a particular purpose except as provided below. #### **B.2.** Hardware Comtrol warrants to the original purchaser that its controller is free of defect in design, materials and workmanship for five years from the date of delivery of a new controller. Comtrol (or its authorized repair center), at its option, will repair or replace, at the business location of Comtrol each part of the controller which is proven to the satisfaction of Comtrol to have been defective in design, material or workmanship. This warranty shall not apply to any part of the controller which, in the judgment of Comtrol, has been subjected to misuse, negligence, alteration, accident, improper maintenance, or damage by excessive physical or electrical stress. Adjustment of the controller, where warning labels and operation manuals warn against such adjustments, will void this warranty. This warranty is void if the serial number of the Comtrol controller has been defaced, altered or removed. This warranty does not apply to expendable components such as fuses or bulbs. Repair and replacement parts will be furnished on an exchange basis and may be either reconditioned or new. All replaced parts or controllers become the property of Comtrol. The sole remedy for breach of warranty shall be repair, replacement, or refund, at the option of Comtrol, of the defective product provided as follows. Warranty B-1 #### **B.3.** Software Comtrol warrants that for a period of ninety (90) days from the date of delivery to you as evidenced by a copy of your receipt, the disks on which the program is furnished will under normal use be free from defects in materials and workmanship and the program under normal use will perform substantially in accordance with the documentation without significant errors that make it unusable. Comtrol's entire liability and your exclusive remedy under this warranty (which is subject to you returning the program to Comtrol or an authorized dealer with a copy of your receipt) will be, at Comtrol's option, to attempt to correct or help you around errors with efforts that Comtrol believes suitable to the problem, to replace the program or disks with functionally equivalent software or disks, as applicable, or to refund the purchase price and terminate this Agreement. No Comtrol dealer, distributor, agent or employee is authorized to modify this warranty. Comtrol does not warrant that the functions contained in the programs will meet your requirements or that the operation of the programs will be uninterrupted or error-free. You assume the responsibility for the selection of the programs and hardware to achieve your intended results and for the installation, use and results obtained from the programs. Some programs contained on disk are specifically for and have been optimized to run with Comtrol products. Therefore, the programs on these disks will not run effectively and will cause errors in data or operation when this software is attempted to be used with non-Comtrol products. This warranty shall not apply if the serial number has been defaced, altered or removed, or if the software has been altered in any fashion. #### **B.4. Return Procedure** To qualify for the previously discussed warranty, the original purchaser must follow the procedure outlined below: - Comtrol must be notified in writing within thirty (30) days of the date that the defect is discovered. Comtrol will then issue a Return Material Authorization (RMA) Number which the purchaser must include with all correspondence and display on the outside of the shipping container when returning the controller. - 2. All Comtrol controllers must be shipped freight and insurance prepaid, in the original shipping container, or in a container providing equal or better protection, with the Return Material Authorization (RMA) Number displayed on the outside of the container in a prominent manner. 3. A written description of the defect together with a copy of your receipt or other proof of purchase, and the name of the dealer which sold you the Comtrol product, must be shipped with the controller. All defects must be reproducible at Comtrol's location to qualify for this limited warranty. Ship the controller to: Comtrol Corporation 2675 Patton Road, Dock D Saint Paul. MN 55113 Comtrol will return a controller which qualifies under this warranty freight and insurance prepaid. Comtrol will repair or replace the controllers that do not qualify under the terms of this warranty at the option of the purchaser, in which case the purchaser will pay the cost of repair or replacement, and return freight and insurance. This limited warranty is in lieu of all other warranties and conditions expressed, implied or statutory including merchantability, fitness for purpose, non-infringement, course of dealing, trade or performance and all other liabilities of Comtrol all of which are hereby disclaimed. In no event will Comtrol be liable for damages, including lost profits, lost savings or other special, punitive, incidental, or consequential damages arising out of the use of or inability to use the Comtrol controller, even if Comtrol or an authorized dealer has been advised of the possibility of such damages, or for any claim by any other party. This warranty gives you specific legal rights and you may also have other rights that vary from state to state (U.S.) or in your home country. ## **B.5.** Limited Liability Independent of the warranty or any other agreement between you and Comtrol, regardless of the basis for any claim, neither Comtrol nor anyone else who has been involved in the creation, production, or delivery of this software or hardware shall be liable for any direct, indirect, consequential or incidental damages; Comtrol's maximum liability shall be limited to refund of the purchase price. Some consumer laws may not allow the limitation or exclusion of incidental or consequential damages for consumer products, so the above limitations or exclusions may not apply to you. The price of the materials and programs reflects this allocation of risk. Warranty B-3 #### **B.6.** Technical Support If you have questions about your controller or need assistance, contact Comtrol by email, FAX, or phone. email: support@Comtrol.com FAX: (612) 631-8117 (US) or (44) 869-323-211 (UK) **Toll free:** (800) 926-6876 (US) **Phone**: (44) 869-323-220 (UK) or (612) 631-7654 (US) **BBS**: (612) 631-8310 Note: The BBS supports modem speeds up to 28.8 Kbps with 8 bits and no parity. Comtrol has a staff of hardware and software engineers, technicians, and managers available to help you. # **Index** | ${f A}$ | В | |------------------------------------------------|--------------------------------| | accessible registers | base I/O addresses | | 16450 5-3 | characteristics 1-2 | | 16550 5-15 | default values 1-1 | | 16552 5-34 | 4/8-port controllers (100-pin) | | ACE | 3-2 | | master reset-16552 5-47 | 4-port (RJ45) 3-3 | | overview of types 5-1 | 8-port (RJ11) 3-4 | | ADDRESS | 16-port 4-2 | | setting 2-3 | baud generator | | address (for technical support) | 16540 5-14 | | email A-3 | 16550 5-27 | | ADDRESS SELECT | BBS B-4 | | setting 3-4 | binary to hex equivalents 1-3 | | addresses | bit assignments | | base I/O characteristics 1-2 | mask register 1-6 | | calculating | poll register 1-7 | | 2-port 2-3 | block sizes | | 4/8-port 3-5 | I/O addresses 1-2 | | 16-port 4-1 | C | | default I/O values 1-1 | configuration | | deterimining individual port | 4/8-port controllers 3-1 | | 1-4 | 16-port controllers 4-1 | | I/O | 2-port controllers 2-1 | | 4/8-port (100-pin) 3-2 | controllers | | 4-port (RJ45) 3-3 | ACE usage 5-1 | | 8-port (RJ11) 3-4 | daisy-chaining 1-7 | | hex value parameters 1-2 | installation of | | 16-port 4-2<br>system A-1 | 4/8-port 3-1 | | • | 16-port 4-1 | | 2-port 2-2<br>addresses I/O block sizes 1-2 | 2-port 2-1 | | | troubleshooting A-1 | | Asynchronous Communications Elements. See ACE. | types of iii, 5-1 | | audience iii | , _ | | addrence III | D | | | daisy-chaining controllers 1-7 | Index Index-1 | divisor latches | Н | |-----------------------------------|------------------------------------| | 16450 5-14 | hardware interrupts | | 16550 5-27 | overview of 1-5 | | 16552 5-43 | hexadecimal | | Dual Universal Asynchronous | equivalents 1-3 | | Receiver/Transmitters. See | offsets 1-4 | | DUARTS | I | | DUARTS | I/O addresses | | register summary 5-34 | block sizes 1-2 | | types of 5-1 | calculating 4/8-port 3-5 | | E | calculating 16-port 4-1 | | 8-port controllers | calculating 2-port 2-3 | | | characteristics 1-2 | | I/O addresses (RJ11) 3-4 | | | I/O addresses (100-pin) 3-2 | common | | installation 3-10 | 8-port (RJ11) 3-9 | | installation overview 3-1 | 4-port (RJ45) 3-8 | | interrupts (100-pin) 3-6 | 4/8-port (100-pin) 3-2 | | interrupts (RJ11) 3-9 | 16-port 4-2 | | email address (technical support) | 2-port 2-2<br>default values 1-1 | | A-3 | | | F | hex value parameters 1-2 | | FAX number (technical support) | individual ports 1-4 | | A-3 | system A-1<br>IER | | FCR | 16450 5-6 | | 16550 5-19 | 16550 5-18 | | 16552 5-39 | 16552 5-46 | | FIFO control register. See FCR | 10552 5-40<br>IIR | | FIFO interrupt-mode operation | 16450 5-7 | | 16550 5-28 | 16550 5-19 | | 16552 5-48 | 16552 5-44 | | FIFO polled mode operation | installation | | 16550 5-29 | 4/8-port controllers 3-10 | | 4/8-port controllers | overview of | | calculating addresses 3-5 | 4/8-port 3-1 | | installation overview 3-1 | 16-port 4-1 | | setting interrupts 3-6 | 2-port 2-1 | | 4-port controllers | 16-port controllers 4-4 | | I/O addresses (RJ45) 3-3 | troubleshooting A-1 | | I/O addresses (100-pin) 3-2 | 2-port controllers 2-5 | | installation 3-10 | internal register description 5-32 | | installation overview 3-1 | INTERRUPT | | interrupts (100-pin) 3-6 | setting 2-4 | | interrupts (RJ45) 3-8 | 5 | Index-2 | MCR (cont.) | |-----------------------------------| | 16552 illustration 5-41 | | mnemonic abbreviations | | register names 5-32 | | MODE SELECT | | setting 2-3 | | modem control register. See MCF | | MSR | | 16450 5-13 | | 16550 5-26 | | 16552 5-42 | | | | P | | phone (technical support) | | toll free A-3 | | poll register | | bit assignements 1-7 | | defination of 1-5 | | polled mode operation | | 16550 5-29 | | port addresses | | calculating individual 1-4 | | prerequisites iv | | principals of operation | | 16450 UART 5-3-5-14 | | 16550 UART 5-15-5-29 | | 16552 UART 5-31–5-49 | | programmable baud generator | | 16450 5-15 | | 16550 5-27 | | programming (16552) | | control registers 5-47 | | R | | RBR | | 16450 5-6 | | 16550 5-18 | | receiver (16552) 5-46 | | receiver buffer register. See RBR | | receiver shift register. See RBR | | 16450 5-6 | | 16550 5-18 | | register | | description 5-32 | | description 9-32 | | | Index Index-3 | register (cont.) | 16450 UART | |-----------------------------------|------------------------------------------------------| | scratch | accessible registers 5-3 | | 16450 5-14 | IER 5-6 | | 16550 5-27 | IIR 5-7 | | 16552 5-44 | interrupt control functions 5-7 | | register summary | LCR 5-8 | | 16450 5-4 | LSR 5-11 | | 16550 5-16 | MCR 5-10 | | 16552 5-34 | MSR 5-13 | | registers | principals of operation 5-3- | | internal (16552) 5-32 | 5-14 | | mnemonic abbreviations 5-32 | programmable baud generator | | overview of | 5-14 | | 16450 5-3 | RBR 5-6 | | 16550 5-15 | register summary 5-4 | | programming 5-47 | SCR 5-14 | | serial channel internal 5-32 | THR 5-6 | | requirements iv | 16550 UART | | Return Material Authorization | accessible register 5-15 | | (see RMA) | divisor latches 5-43 | | RMA B-2 | FCR 5-19 | | S | FIFO interrupt mode operation | | S1 switch | 5-28 | | setting 4-1 | FIFO polled mask operation | | S2 switch | 5-29 | | setting 4-3 | IER 5-18 | | SCR | IIR 5-19 | | 16450 5-14 | interrupt control functions | | 16550 5-27 | 5-20 | | 16552 5-44 | LCR 5-22 | | scratch register | LSR 5-24 | | 16450 5-14 | MCR 5-23 | | 16550 5-27 | MSR 5-26 | | 16552 5-44 | polled mode operation 5-29 | | serial channel internal registers | principals of operation 5-15- | | 5-32 | 5-29 | | 16-port controllers | programmable baud generator | | calculating I/O addresses 4-1 | 5-27 | | I/O addresses 4-2 | RBR 5-18 | | installation 4-4 | | | installation 4-4 | receiver shift register 5-18 | | interrupts 4-3 | receiver shift register 5-18<br>SCR 5-27<br>THR 5-18 | Index-4 | 16552 DUART | ${f T}$ | |-------------------------------|-----------------------------------| | divisor latches 5-43 | technical support | | FCR 5-39 | methods to contact B-4 | | FIFO interrupt mode operation | placing a call A-2 | | 5-48 | telephone | | IER 5-46 | toll free A-3 | | IIR 5-44 | THR | | internal register description | 16450 5-6 | | 5-43 | 16550 5-18 | | LCR 5-36 | transmitter holding register. See | | LCR illustration 5-37 | THR. | | LSR 5-37 | troubleshooting A-1 | | master reset 5-47 | placing a support call A-2 | | MCR 5-40 | 2-port contraters | | MCR illustration 5-41 | calculating addresses 2-3 | | MSR 5-42 | installation 2-5 | | principals of operation 5-31- | installation overview 2-1 | | 5-49 | interrupt settings 2-4 | | programming 5-47 | U | | receiver 5-46 | UARTs or DUARTS | | register description 5-32 | 16450 | | resgister summary 5-34 | principals of operation 5-3- | | SCR 5-44 | 5-14 | | support | register summary 5-4 | | placing a call A-2 | 16550 | | SW1, settings 3-3 | principals of operation 5-15- | | SW2, settings 3-8 | 5-29 | | switch | 16552 | | ADDRESS SELECT settings 3-4 | principals of operation 5-31- | | ADDRESS settings 2-3 | 5-49 | | INTERRUPT settings 2-4 | types of 5-1 | | IRQ SELECT settings 3-9 | Universal Asynchronous | | MODE SELECT settings 2-3 | Receiver/Transmitters. See | | S1 settings 4-2 | UARTs | | S2 settings 4-3 | 117 | | SW1 settings 3-3 | W | | SW2 settings 3-8 | warranty B-1 | | system requirements iv | | Index